

daneva australia pty Itd 66 bay road, sandringham australia, 3191 tel. (03) 598 5622 telex AA 34439

ER5901

ER5716

# Electrically Alterable Non-Volatile Memory Handbook





# ELECTRICALLY ALTERABLE NON-VOLATILE MEMORY HANDBOOK



# **TABLE OF CONTENTS**

a na gal tal na matalima frafa shaladi na alima na masari a falma na masari a falma na matalima na matali a sa

and the second second

|                                    |                    | DATA SHEETS                                                                         |                |                | 1  |
|------------------------------------|--------------------|-------------------------------------------------------------------------------------|----------------|----------------|----|
| FUNCTIO                            | ON                 | DESCRIPTION                                                                         | PAGE<br>NUMBER | >              |    |
| /                                  |                    | Electrically Alterable I                                                            | Non-Volatil    | e Memory       |    |
| 82 BIT EAF                         | NOR                | 82 bits organized 82 x 1                                                            | ER0082         | 5              |    |
| 700 BIT<br>SERIAL EA               | ROM                | 700 bits organized 50 x 14                                                          | ER1451         | 8              |    |
| 1400 BI<br>SERIAL EA               | T<br>ROM           | 1400 bits organized 100 x 14                                                        | ER1400         | 11             |    |
|                                    |                    |                                                                                     | ER2051         | 14             |    |
| 512 BIT EAI                        | ROM                | 512 bits organized 32 x 16                                                          | ER2051IR       | 14             |    |
|                                    |                    |                                                                                     | ER2051HR       | 14             |    |
| 512 DIT EAU                        | POM                | 510 bits or appized 64 × 8                                                          | ER2055         | 17             |    |
| JIZ BIT LA                         |                    |                                                                                     | ER2055HB       | 17             |    |
|                                    |                    |                                                                                     | ER5901         | 21             |    |
| 1K N-CHAN                          | INEL               | 1K bits organized 128 x 8                                                           | ER5901IR       | 21             |    |
| EEPRO                              | M                  |                                                                                     | ER5901HR       | 21             |    |
|                                    |                    |                                                                                     | ER3400         | 28             |    |
| 4096 BIT EA                        | ROM                | 4096 bits organized 1024 x 4                                                        | ER3400I/IR     | 28             |    |
|                                    |                    |                                                                                     | ER3400HR       | 28             |    |
|                                    |                    |                                                                                     | ER2810IR       | 34             |    |
| 8192 BIT EA                        | ROM                | 8192 bits organized 2048 x 4                                                        | ER2810HR       | 34             |    |
|                                    |                    |                                                                                     | ER5716         | 38             |    |
| 16K N-CHAN                         | NEL                | 16K bits organized 2048 x 8                                                         | ER5716IR       | 38             |    |
| EEIIIO                             | VI.                |                                                                                     | ER5716HR       | 38             |    |
|                                    |                    |                                                                                     | ER5816         | 42             |    |
| 16K BIT EEP                        | RABLE              | Electrically word alterable 16K bits organized 2048 x 8, 5V operation in read mode. | ER5816IR       | 42             |    |
|                                    |                    |                                                                                     | ER5816HR       | 42             |    |
|                                    |                    |                                                                                     | ER5916AB       | 46             |    |
| 16K BIT EEP                        | ROM                | Electrically word alterable 16K bits organized 2048 x 8, 5V operation in all modes. | ER5916IR       | 46             |    |
|                                    |                    |                                                                                     | ER5916HR       | 46             | // |
|                                    |                    | Non                                                                                 | -Volatile S    | tatic RAM      |    |
| 4K N-CHAN<br>NON-VOLA<br>STATIC R/ | INEL<br>TILE<br>AM | 4K bits organized 512 x 8                                                           | ER5304         | 53             |    |
|                                    |                    | APPLICATION NOTES                                                                   |                |                | /  |
| NUMBER                             | <br>               | TITLE                                                                               |                | PAGE<br>NUMBER |    |
| 1215                               | EARC               | DM — The Electrically Word Alterable Memory for Permanent Storage                   | 61             |                |    |
| 1223                               | New                | EEPROM Removes Write/Erase Necessity                                                |                | 65             |    |
| 1202A                              | The F              | Role of Non-Volatile Memories in Consumer Electronics                               | 72             |                |    |
| 1217                               | The E              | R3400: An Easy to Use 4K EAROM                                                      | 75             |                |    |
| 1210                               | Data               | Retention Testing of ER3400                                                         | 79             |                |    |
| 1218                               | Interf             | acing the EH3400 to an Eight Bit Microcomputer                                      | 81             |                |    |
| 1219                               | A VOI              | rage Switching Circuit for the EH2810                                               | 85             |                |    |
| 1220                               | Gene               | rating EAROM Programming voltages from a 5 Volt Supply                              |                | 87             |    |
| 12068                              | Electi             | One Dignar Lock                                                                     |                | 89             |    |
| 12070                              | Mioro              |                                                                                     |                | 92             |    |
| 1207 C                             | FARC               | Ms Benlace Mechanical Switches                                                      |                | 94             |    |
| 1221                               | ER20               | 55 Benchton Programmer                                                              |                | 102            |    |
| 1222                               | Meas               | uring Data Retention of the ER0082                                                  |                | 107            |    |
| 1224                               | The E              | 109                                                                                 |                |                |    |

n

# **DATA SHEETS**

# **Electrically Alterable Non-Volatile Memory**

# **Non-Volatile Static RAM**

Note EEPROMs and EAROMs are equivalent terms used to describe Electrically Alterable Non-Volatile Memories. • .

# 82 Bit Electrically Alterable Read Only Memory

# FEATURES

- 82 x 1 Bit Organization
- Addressing by Two 4-bit BCD Digits
- +5V, -30V Power Supplies
- Set Inputs Have Debounce Circuits
- Bit Erasable
- 100 µsec Read Access Time
- Minimum Data Retention, 7 Years Unpowered, 2 Years Powered
- P-Channel Output Transistor, Open Drain, Pull-Down Resistor
- Control, Address and Data Inputs TTL or CMOS Compatible
- Ideally Suited for T.V. Receiver Channel Selection

# DESCRIPTION

The ER0082 is a 82 x 1 bit electrically alterable read only memory. This device can be used as part of a television receiver tuner control system. The memory is programed by the user to maintain a record of channels the user wishes to be tuned, and is nonvolatile in that the information stored within is not affected by the condition of or the sequencing of power supplied to the chip.

#### OPERATION

#### **Memory Address**

The address is provided by two positive logic binary coded decimal (BCD) digits, LSD ( $A_0$ - $A_3$ ) and MSD ( $A_4$ - $A_7$ ) (least and most significant digits); i.e. 8 bits which supply the address of a bit in the memory. There is an address in memory associated with each of the BCD numbers 2 through 83. Addresses outside the range of 2 to 83 at the LSD and MSD inputs do not cause any modification of the stored bits or change in the output data.

Example: Address  $83 = 10000011 (A_7...A_0)$ 

Address  $2 = 00000010 (A_7...A_0)$ 

Address changes must occur only during  $\overline{CS}$  high and must be stable at least 20µs before  $\overline{CS}$  goes low.

#### Memory Read

The negative transition of  $\overline{CS}$  (from a "1" level to a "0" level) initiates a memory read cycle, except when the transition occurs during a memory alteration cycle, in which case the transition is ignored. A read cycle will cause the DATA OUT pin to indicate the state of the memory bit read. The DATA OUT pin will retain the state until either  $\overline{CS}$  goes to "1" or a memory alteration cycle is initiated. DATA OUT will show the contents of the address 100 $\mu$ s after  $\overline{CS}$  starts falling. When  $\overline{CS}$  is high the DATA OUT pin is low. The DATA OUT pin is internally pulled up to the positive supply, V<sub>ss</sub> and for a "0" output the DATA OUT pin floats with an external pull-down (10K $\Omega$ ) to ground.

#### **Memory Alteration**

A memory alteration cycle is initiated only when the SET DATA "0" or the SET DATA "1" input, but not both, has been continuously at "0" for the specified debounce time. This allows an input to be entered via a contact closure to ground using switches. These inputs are connected to V<sub>SS</sub> via internal pull-ups. During the alteration cycle the address is held latched within the LSI. Changes in the address and SET DATA inputs are ignored, and the DATA OUT pin is held at "0". Only one memory bit may be erased or written during any single memory alteration cycle. The alteration cycle, once initiated, must go to completion. Upon





completion of an alteration cycle or the fall of CS whichever occurs last, the memory bit corresponding to the current input address will be read and output on the DATA OUT terminal. A memory read of a bit altered due to SET DATA "0" input will cause the DATA OUT pin to be "0". Similarly, a read of a bit altered due to a SET DATA "1" input will cause the DATA OUT pin to be "1". The SET DATA inputs have internal circuits to provide delays for interfacing to mechanical switches or relays. Each successful debounce of a SET DATA input will initiate only one memory alteration cycle. Another alteration cycle will not occur until both

| GENERAL<br>INSTRUMENT | ER0082 |
|-----------------------|--------|
|-----------------------|--------|

SET DATA inputs have remained continuously at a "1" level for the specified release time and only one of the SET DATA inputs has again been successfully debounced. After an alteration cycle is complete, a read cycle may not be initiated by CS until 3 cycles of the clock on the "Timing" input pin have occurred (about 12.5ms for a nominal 200Hz frequency).

#### Timing

This is an input provided for external components used for a timing reference. A resistor (680K) and a capacitor ( $.01\mu$ F) may be connected to this input to provide a 200Hz nominal clock frequency. A lower capacitor or resistor value will provide a higher frequency. The timer will run only during a read cycle, alteration cycles, or while timing a debounce or release. Increasing the clock frequency will shorten these times. The frequency can vary from 50Hz min to 500Hz max. and may be measured on the timing pin.

#### **PIN FUNCTIONS**

| NAME                           | FUNCTIONS                                                                                                                                                                            |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>7</sub> | Address bus used to select 1 of 82 addresses.                                                                                                                                        |
| <u>cs</u>                      | Chip select. An active low signal which enables or disables the data out pin.                                                                                                        |
| Data Out                       | DATA OUT is a single bit indicating the state of the addressed memory cell.                                                                                                          |
| Set Data 0<br>Set Data 1       | These are inputs by which the user can modify the memory contents.                                                                                                                   |
| TI                             | Provides a timing reference for internal timing cycles.                                                                                                                              |
| TEST                           | A TEST pin which provides a connection to V <sub>m</sub> , an internal voltage used for evaluating chip memory performance. In normal operation this pin should be left unconnected. |
| Vss                            | Substrate Supply. Nominally +5V.                                                                                                                                                     |
| V <sub>NEG</sub>               | Power supply input. Nominally -30V.                                                                                                                                                  |

## **ELECTRICAL CHARACTERISTICS**

#### Maximum Ratings\*

 \* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

#### Standard Conditions (unless otherwise noted)

$$\begin{split} &V_{SS}=+4.5V\ to\ +8.0V\\ &V_{SS}-V_{NEG}=-32V\ to\ -38V\\ &Operating\ Temperature\ T_A=0^\circ\,C\ to\ 70^\circ\,C \end{split}$$

| Characteristic                        | Sym   | Min                 | Max                 | Units  | Conditions        |
|---------------------------------------|-------|---------------------|---------------------|--------|-------------------|
| DC CHARACTERISTICS                    |       |                     |                     |        |                   |
| Input Logic "1"                       | VIH   | V <sub>SS</sub> -2  | V <sub>ss</sub> +.3 | v      |                   |
| Input Logic "0"                       | VIL   | V <sub>ss</sub> -10 | Vss -4.1            | V      |                   |
| Input Leakage                         | IL    | _                   | 10                  | μA     |                   |
| Output Logic "1"                      | Voн   | _                   | V <sub>SS</sub> 5   | V      | @ 0.5mA           |
| Power Supply                          | · Iss | 4                   | 20                  | mA     |                   |
| Power Dissipation                     | Pss   | 130                 | 700                 | mW     |                   |
| AC CHARACTERISTICS                    |       |                     |                     |        |                   |
| Read Cycle Time                       | —     | 130                 | —                   | μs     |                   |
| Read Access Time                      | t₄    | _                   | 100                 | μs     | from fall of CS   |
| Memory Alteration Time                | —     | 200                 | <u> </u>            | ms     |                   |
| Time between Memory Alteration Cycles | tc    | 12.5                | _                   | ms     |                   |
| Debounce Time for Changing Memory     | t₀    | 12.5                | 37.5                | ms     |                   |
| Address Setup Time                    | ts    | 20                  | —                   | μs     |                   |
| Address Hold Time                     | tн t  | 100                 | -                   | μs     |                   |
| Reset Time                            | t₀    | 2                   | 30                  | μs     | from rise of CS   |
| Input Rise & Fall Times               | -     | 0.03                | 30                  | ms     | on all inputs     |
| EAROM CHARACTERISTICS                 |       |                     |                     |        |                   |
| Data Retention, Power Off (Storage)   |       | - 7                 | -                   | Years  | -40°C to +85°C    |
| Data Retention, Power On              | _     | 2                   |                     | Years  | 0° C to +70° C    |
| Read Cycles Per Cell                  |       | 10 <sup>7</sup>     | —                   | —      | no loss of data   |
| Erase/Write Cycles per Cell           | —     | 10 <sup>3</sup>     |                     | Cycles | 10 year retention |
| Erase/Write Cycles per Cell           | -     | 10⁴                 |                     | Cycles | 1 year retention  |

GENERAL INSTRUMENT TIMING DIAGRAMS READ OPERATION 1 SET DATA 0 OR SET DATA 1 0 1 A0-A7 CAN CHANGE VALID CAN CHANGE 0 🗲 ta 🕂 1 cs 0 SEE NOTE 1 VALID FROM DATA OUT PREVIOUS READ 0 NOTE 1: Data will be valid until the next positive CS transition or until initiation of an alteration cycle. DATA ALTERATION SET DATA 0 OR SET DATA 1 0 **)**) -tsts-• ) A0-A7 VALID SEE NOTE 1 VALID CAN CHANGE 0 27 • ts 1 AUTOMATIC CS DATA READ OUT 0 ÷ J) VALID VALID DATA OUT 0 -12 ≁ AUTOMATIC READ PERIOD (3 CLOCK CYCLES MIN TO NEXT READ OR ALTERATION DEBOUNCE ALTERATION PERIOD PERIOD (3 CLOCK CYCLES (~200ms) MIN) CYCLE) NOTE 1: Address may change here, but should not change if verification of correct alteration is required.

ER0082

# 700 Bit Serial Electrically Alterable Read Only Memory

#### FEATURES

- 50 Word x 14 Bit Organization
- Addressing by Two Consecutive One-of-Ten Codes
- Word Alterable
- 10 Year Data Storage
- TTL Compatible Signal Levels
- Write/Erase Time: 10ms

#### DESCRIPTION

The ER1451 is a serial input/output 700 bit electrically erasable and reprogramable ROM, organized as 50 words of 14 bits each. Data and address are communicated in serial form via a one-pin bidirectional bus. Its operation is similar to the ER1400 in all respects, except that it has only half the memory capacity. The address, in the form of two consecutive one-of-ten codes, is shifted in with the first ten bits indicating the MSD. Address 49 is the highest valid address. For this reason during the first five clock cycles of an ACCEPT ADDRESS function the data input is ignored.

Mode selection is by a 3 bit code applied to C1, C2 and C3.

Before writing, a selected location must be preconditioned by an Erase operation. Data is then stored by internal negative writing pulses that selectively tunnel charge into the oxide-nitride interface of the gate insulator of the 700 MNOS memory transistors. When the writing voltage is removed the charge trapped at the interface is manifested as a negative shift in the threshold voltage of the selected memory transistors.





ER1451

### **PIN FUNCTIONS**

| Name            | Function                                                                                                                                                                                                    |           |           |                                                                                                                                                            |  |  |  |  |  |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Data            | In the Accept Address and Accept Data modes, this pin is an input pin for address and data respectively.<br>When outputting data it has TTL drive capability, while in all other modes it is left floating. |           |           |                                                                                                                                                            |  |  |  |  |  |  |  |  |
| V <sub>M</sub>  | Used for testing purposes only. Must be left unconnected for normal operation.                                                                                                                              |           |           |                                                                                                                                                            |  |  |  |  |  |  |  |  |
| V <sub>ss</sub> | Chip substrate. Normally connected to +5V                                                                                                                                                                   |           |           |                                                                                                                                                            |  |  |  |  |  |  |  |  |
| V <sub>GG</sub> | DC supply. Normally connected to -30 Volt supply.                                                                                                                                                           |           |           |                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Clock           | Tim                                                                                                                                                                                                         | ing refe  | erence.   | Required for all operations. May be left at logic one when device is in standby.                                                                           |  |  |  |  |  |  |  |  |
| C1, C2, C3      | Mode control pins. Their operation is as follows:                                                                                                                                                           |           |           |                                                                                                                                                            |  |  |  |  |  |  |  |  |
|                 | <u>C1</u>                                                                                                                                                                                                   | <u>C2</u> | <u>C3</u> | Function                                                                                                                                                   |  |  |  |  |  |  |  |  |
|                 | 1                                                                                                                                                                                                           | 1         | 1         | Standby—The output buffer is left floating. If the clock is maintained, the contents of the Address<br>and Data Registers will remain unchanged.           |  |  |  |  |  |  |  |  |
|                 | 1                                                                                                                                                                                                           | 0         | 0         | Accept AddressData presented at the I/O pin is shifted into the Address Register with each clock pulse. Addressing is by two consecutive one-of-ten codes. |  |  |  |  |  |  |  |  |
|                 | 0                                                                                                                                                                                                           | 1         | 1         | Read—The address word is read from memory into the data register.                                                                                          |  |  |  |  |  |  |  |  |
|                 | .0                                                                                                                                                                                                          | 1         | 0         | Shift Data Out—The output driver is enabled and the contents of the Data Register are shifted out one bit with each clock pulse.                           |  |  |  |  |  |  |  |  |
|                 | 1                                                                                                                                                                                                           | 0         | 1         | Erase—The word stored at the addressed location is erased to all zeroes.                                                                                   |  |  |  |  |  |  |  |  |
|                 | 0                                                                                                                                                                                                           | 0         | 0         | Accept Data—The data register accepts serial data presented at the I/O pin. The Address Register remains unchanged.                                        |  |  |  |  |  |  |  |  |
|                 | 0                                                                                                                                                                                                           | 0         | 1         | Write—The word contained in the Data Register is written into the location designated by the Address Register.                                             |  |  |  |  |  |  |  |  |
|                 | 1                                                                                                                                                                                                           | 1         | 0         | Not Used.                                                                                                                                                  |  |  |  |  |  |  |  |  |

### **ELECTRICAL CHARACTERISTICS**

#### Maximum Ratings\*

| All inputs and outputs (except $V_{GG}$ ) with respect to $V_{SS} \dots -20V$ to $+0.3V$ |
|------------------------------------------------------------------------------------------|
| V <sub>GG</sub> with respect to V <sub>SS</sub> 40V                                      |
| Storage temperature (No Data Retention)65°C to +150°C                                    |
| Storage temperature (with Data Retention)                                                |
| Operating25°C to +75°C                                                                   |
| Unpowered                                                                                |
|                                                                                          |

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

#### Standard Conditions (unless otherwise noted)

 $V_{SS} = +5$  Volts  $\pm 5\%$  GND = 0 Volts  $V_{GG} = -30$  Volts  $\pm 5\%$ 

Operating Temperature  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ 

| Characteristics                        | Sym             | Min                  | Тур** | Max                  | Units | Conditions                |
|----------------------------------------|-----------------|----------------------|-------|----------------------|-------|---------------------------|
| DC CHARACTERISTICS                     |                 |                      |       |                      |       |                           |
| Input Logic "0"                        | Vii             | V <sub>SS</sub> -15  |       | +0.8                 | Volts |                           |
| Input Logic "1"                        | VIH             | V <sub>SS</sub> -1.5 | _     | V <sub>SS</sub> +0.3 | Volts |                           |
| Input Leakage                          | ١L              | _                    |       | 10                   | μA    | $V_{IN} = -10V$           |
| Output Logic "0"                       | VOL             |                      | _     | +0.4                 | Volts | I <sub>OL</sub> = 3.2mA   |
| Output Logic "1"                       | V <sub>OH</sub> | V <sub>SS</sub> 1.5  |       | V <sub>SS</sub>      | Volts | I <sub>OH</sub> = 3.2mA   |
| Power Consumption                      | $P_{GG}$        | —                    | _     | 300                  | mW    |                           |
| Power Supply Current                   | I <sub>GG</sub> | _                    | —     | 8                    | mA    |                           |
|                                        | I <sub>SS</sub> | -                    | -     | 8                    | mA    |                           |
| AC CHARACTERISTICS                     |                 |                      |       |                      |       |                           |
| Clock Frequency                        | fφ              | 10                   | 14    | 17                   | KHz   |                           |
| Clock Duty Cycle                       | Dφ              | 35                   | 50    | 65                   | %     |                           |
| Write Time                             | tw              | 10                   | 15    | 24                   | ms    |                           |
| Erase Time                             | te              | 10                   | 15    | 24                   | ms    |                           |
| Rise, Fall Time                        | tr, tf          | -                    | -     | 1                    | μs    |                           |
| Control, Data Set Up Time              | t <sub>cs</sub> | 1                    | —     | -                    | μs    |                           |
| Control, Data Hold Time                | t <sub>CH</sub> | 0                    |       | -                    | μs    |                           |
| Propagation Delay                      | t <sub>PW</sub> | -                    | —     | 20                   | μs    | Load: 2 TTL gates + 100pf |
| Non-Volatile Data Storage              | Τ <sub>S</sub>  | 10                   |       | -                    | Years | See Note 1.               |
| Number of Erase/Write Cycles           | Nw              | -                    | —     | 10 <sup>4</sup>      | -     | Per word. See Note 2.     |
| Number of Read Accesses Between Writes | N <sub>RA</sub> | 10 <sup>9</sup>      |       | -                    | _     | Per word                  |

\*\* Typical values are at +25°C and nominal voltages.

NOTES: 1. T<sub>S</sub> is for powered or unpowered storage.

N<sub>w</sub> (=10<sup>4</sup>) is a maximum for data retention times greater than 10 years. Beyond 10<sup>4</sup> reprograming cycles, there is a gradual, logarithmic reduction in retention time with 1 year being a typical value after 10<sup>5</sup> cycles.



٩n

ER1400

# 1400 Bit Serial Electrically Alterable Read Only Memory

#### FEATURES

- 100 Word x 14 Bit Organization
- Addressing by Two Consecutive One-of-Ten Codes
- Single -35 Volt Supply
- Word Alterable
- 10 Year Data Storage
- MOS Compatible Signal Levels
- Write/Erase Time: 10ms

#### DESCRIPTION

The ER1400 is a serial input/output 1400 bit electrically erasable and reprogramable ROM, organized as 100 words of 14 bits each. Data and address are communicated in serial form via a one-pin bidirectional bus.

Mode selection is by a 3 bit code applied to C1, C2 and C3.

Before writing, a selected location must be preconditioned by an Erase operation. Data is then stored by internal negative writing pulses that selectively tunnel charge into the oxide-nitride interface of the gate insulator of the 1400 MNOS memory transistors. When the writing voltage is removed the charge trapped at the interface is manifested as a negative shift in the threshold voltage of the selected memory transistors.





GENERAL

ER1400

### **PIN FUNCTIONS**

| Name            | Function |                                                                                                          |          |                                                                                                                                                             |  |  |  |  |  |  |  |  |
|-----------------|----------|----------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Data            | In t     | In the Accept Address and Accept Data modes, this pin is an input pin for address and data respectively. |          |                                                                                                                                                             |  |  |  |  |  |  |  |  |
|                 | Whe      | en outp                                                                                                  | outting  | data it has MOS drive capability, while in all other modes it is left floating.                                                                             |  |  |  |  |  |  |  |  |
| Vм              | Use      | Used for testing purposes only. Must be left unconnected for normal operation.                           |          |                                                                                                                                                             |  |  |  |  |  |  |  |  |
| Vss             | Chi      | p subs                                                                                                   | trate. N | Normally connected to ground.                                                                                                                               |  |  |  |  |  |  |  |  |
| V <sub>GG</sub> | DC       | supply                                                                                                   | /. Norn  | nally connected to V <sub>ss</sub> -35 Volt supply.                                                                                                         |  |  |  |  |  |  |  |  |
| Clock           | Tim      | ing ret                                                                                                  | erence   | e. Required for all operations. May be left at logic zero when device is in standby.                                                                        |  |  |  |  |  |  |  |  |
| C1,C2,C3        | Mod      | le con                                                                                                   | trol pin | s. Their operation is as follows:                                                                                                                           |  |  |  |  |  |  |  |  |
|                 | C1       | C2                                                                                                       | СЗ       | Function                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                 | 0        | 0                                                                                                        | 0        | Standby—the output buffer is left floating. If the clock is maintained, the contents of the Address and Data Registers will remain unchanged.               |  |  |  |  |  |  |  |  |
|                 | 0        | 1                                                                                                        | 1        | Accept Address—Data presented at the I/O pin is shifted into the Address Register with each clock pulse. Addressing is by two consecutive one-of-ten codes. |  |  |  |  |  |  |  |  |
|                 | 1        | 0                                                                                                        | 0        | Read—The address word is read from memory into the data register.                                                                                           |  |  |  |  |  |  |  |  |
|                 | 1        | 0                                                                                                        | 1        | Shift Data Out—The output driver is enabled and the contents of the Data Register are shifted<br>out one bit with each clock pulse.                         |  |  |  |  |  |  |  |  |
|                 | 0        | 1                                                                                                        | 0        | Erase—The word stored at the addressed location is erased to all ones.                                                                                      |  |  |  |  |  |  |  |  |
|                 | 1        | 1                                                                                                        | 1        | Accept Data—The data register accepts serial data presented at the I/O pin. The Address                                                                     |  |  |  |  |  |  |  |  |
|                 | 1        | 1                                                                                                        | 0        | Write—The word contained in the Data Register is written into the location designated by the Address Register.                                              |  |  |  |  |  |  |  |  |
|                 | 0        | 0                                                                                                        | 1        | Not Used                                                                                                                                                    |  |  |  |  |  |  |  |  |

#### **ELECTRICAL CHARACTERISTICS**

# Maximum Ratings\*

| All inputs and outputs (except V <sub>GG</sub> ) with respect to V <sub>SS</sub> 20V to +0.3 | 3V |
|----------------------------------------------------------------------------------------------|----|
| V <sub>GG</sub> with respect to V <sub>SS</sub> 40                                           | V  |
| Storage temperature (No Data Retention)65° C to +150°                                        | С  |
| Storage temperature (with Data Retention)                                                    |    |
| Operating25°C to +75°                                                                        | С  |
| Unpowered                                                                                    | С  |

Standard Conditions (unless otherwise noted):

 $V_{SS} = GND$  $V_{GG} = -35V \pm 8\%$ 

Operating Temperature  $T_A = 0^\circ C$  to  $+70^\circ C$ 

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Data labeled "typical" is presented for design guidance only and is not guaranteed.

| Characteristics                        | Symbol          | Min                | Тур** | Max                  | Units | Conditions               |
|----------------------------------------|-----------------|--------------------|-------|----------------------|-------|--------------------------|
| DC CHARACTERISTICS                     |                 |                    |       |                      |       | ,,,,,,                   |
| Input Logic "1"                        | VIL             | V <sub>SS</sub> 15 | _     | V <sub>SS</sub> -8   | Volts |                          |
| Input Logic "0"                        | Vih             | V <sub>SS</sub> -1 | -     | V <sub>ss</sub> +0.3 | Volts |                          |
| Input Leakage                          | $I_L$           | _                  | —     | 10                   | μA    | $V_{IN} = -15V$          |
| Output Logic "1"                       | Vol             |                    | —     | V <sub>SS</sub> -10  | Volts | Load = 1.5 Meg, 100pf    |
| Output Logic "0"                       | Voн             | V <sub>SS</sub> -1 |       | Vss+0.3              | Volts | $I_{SOURCE} = 200 \mu A$ |
| Power Consumption                      | P <sub>GG</sub> | _                  | -     | 300                  | mW    |                          |
| Power Supply Current                   | l <sub>GG</sub> | -                  | _     | 12                   | mA    |                          |
| AC CHARACTERISTICS                     |                 |                    |       |                      |       |                          |
| Clock Frequency                        | fφ              | 10                 | 14    | 17                   | KHz   |                          |
| Clock Duty Cycle                       | Dφ              | 35                 | 50    | 65                   | %     |                          |
| Write Time                             | tw              | 10                 | 15    | 24                   | ms    |                          |
| Erase Time                             | te              | 10                 | 15    | 24                   | ms    |                          |
| Rise, Fall Time                        | tr, tf          | _                  | -     | 1                    | μs    |                          |
| Control, Data Set Up Time              | tcs             | 1                  | _     | _                    | μs    |                          |
| Control, Data Hold Time                | t <sub>CH</sub> | 0                  | _     |                      | μs    |                          |
| Propagation Delay                      | tpw             | _                  | -     | 20                   | μs    | Load - 1 Meg. 100pf      |
| Non-Volatile Data Storage              | Ts              | 10                 | _     |                      | Years | See Note 1.              |
| Number of Erase/Write Cycles           | Nw              | _                  |       | 10⁴                  | —     | Per word. See Note 2.    |
| Number of Read Accesses Between Writes | NRA             | 10 <sup>9</sup>    |       | —                    | —     | Per word                 |

\*\* Typical values are at +25° C and nominal voltages.

NOTE 1: Ts is for powered or unpowered storage.

NOTE 2: N<sub>w</sub> (=10<sup>4</sup>) is a maximum for data retention times greater than 10 years. Beyond 10<sup>4</sup> reprograming cycles, there is a gradual, logarithmic reduction in retention time with 1 year being a typical value after 10<sup>5</sup> cycles.



GENERAL INSTRUMENT



# 512 Bit Electrically Alterable Read Only Memory

- 32 Word x 16 Bit Organization
- 5 Bit Binary Addressing
- +5, -28V Power Supplies
- Word Alterable
- 10 Year Data Storage for ER2051 (at +70° C)
   1 Year Data Storage for ER2051 IR (at +85° C)
- I Year Data Storage for ER2051 and ER2051 HR (at +125° C)
- TTL Compatibility with Pull-Up Resistors on Inputs
- Tri-State Outputs
- Read Time: 1µs (ER2051), 2µs (ER2051 IR and ER2051 HR)
- Write/Erase Time: 50ms (ER2051), 100ms (ER2051 HR)
- No Voltage Switching Required
- Chip Select
- Two Extended Temperature Ranges:
- -40°C to +85°C (Industrial) ER2051 IR
- -55°C to +125°C (Hi-Rel) ER2051 HR

#### DESCRIPTION

The ER2051, ER2051 IR and ER2051 HR are fully decoded 32 x 16 electrically erasable and reprogramable ROMs. Write, erase, and read voltages are switched internally via a 2-bit code applied to C1 and C2.

Data is stored by applying negative writing pulses that selectively tunnel charge into the oxide-nitride interface of the gate insulator of the 512 MNOS memory transistors. When the writing voltage is removed the charge trapped at the interface is manifested as a negative shift in the threshold voltage of the selected memory transistors.

The EAROM may be operated with the V<sub>ss</sub> power supply between +5V and +10Volts, as long as the V<sub>ss</sub> —V<sub>ac</sub> always equals 33 Volts. Thus, V<sub>ss</sub> can be +5Volts for TTL compatibility or up to +10Volts for CMOS compatibility, if V<sub>ac</sub> is appropriately adjusted. The ER2051 IR and ER2051 HR are screened to Mil Std. 883B/ method 5004.1/level B, pre-cap visual inspection, environmental testing, burn-in and external visual. They are available in 28 lead ceramic dual in line packages.

#### OPERATION

Data is stored in a two transistor memory cell. After the cell is preconditioned by an erase signal (which causes a positive shift in the threshold of both transistors), data is written into one of the transistors making its threshold more negative. A sensing flip flop is used to read the memory cell and presents a logic high or low to the output depending on which transistor is "written."

#### **PIN FUNCTIONS**







It is important to note two things: first, that an erase is required before a wire to precondition the cell, and second, that after an erase, both transistors will have the same threshold voltage and valid data will not be present at the output.

The ER2051, ER2051 IR and ER2051 HR EAROMs use dynamic, edge triggered circuits internally. This requires either a mode change, a clock or a transition of the chip select between successive operations. Thus successive operations in the same mode must be separated by transitions of one of these four lines. Clock pulses are not normally required during erase or write operations, but are needed for successive operations if the chip select is held high, i.e., applications where one EAROM is used.

| Name                            | Function                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| A <sub>0</sub> -A <sub>4</sub>  | 5-Bit Word Address                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| D <sub>0</sub> -D <sub>15</sub> | Data input and output pins                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| CS                              | Chip Select. Chip selected at logic "1". When chip select is at logic "0", outputs are open circuit, read, write and erase are disabled. Power is reduced.                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| C1, C2                          | Mode Control Inputs                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
|                                 | C1     C2       0     1     Erase Mode: stored data is erased at addressed location.       1     Don't Care     Read Mode: addressed data read after clock pulse. Output data retained at output pins until chip<br>deselected or control lines switched.       0     0     Write Mode: input data written at addressed location. Clock not required. |  |  |  |  |  |  |  |  |
| CLK                             | Clock input. Pulse to logic "1" for read operation.                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| V <sub>SS</sub>                 | Substrate supply. Normally at +5 volts.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| V <sub>GI</sub>                 | Ground Input.                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| V <sub>GG</sub>                 | Power Supply Input. Normally at -28 volts.                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |

# Maximum Ratings\*

| All input and outputs (with respect to V <sub>SS</sub> ) | 35V to +0.3V      |
|----------------------------------------------------------|-------------------|
| Storage temperature                                      | -65° C to +150° C |
| Soldering temperature of leads (10 seconds)              | +300° C           |

#### Standard Conditions (for TTL compatibility)

$$\begin{split} V_{SS} &= +5V \pm 5\% \\ V_{GG} &= -28V \pm 5\% \\ v_{GI} &= GND \\ Operating \mbox{ Temperature } T_A &= 0^{\circ}\mbox{ C to } +70^{\circ}\mbox{ C for ER2051 } IR \\ T_A &= -40^{\circ}\mbox{ C to } +85^{\circ}\mbox{ C for ER2051 } IR \\ T_A &= -55^{\circ}\mbox{ C to } +125^{\circ}\mbox{ C for ER2051 } HR \end{split}$$

Output Load = 100pf, 1 TTL load

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

GEN INSTRUM

|                                  |                                | E               | R2051  |          | ER2051          | IR/ER  | 2051 HR  |       |                                                |
|----------------------------------|--------------------------------|-----------------|--------|----------|-----------------|--------|----------|-------|------------------------------------------------|
| Characteristics                  | Sym                            | Min.            | Typ.** | Max.     | Min.            | Тур.** | Max.     | Units | Conditions                                     |
| DC CHARACTERISTICS               |                                |                 |        |          |                 |        |          |       |                                                |
| Input Logic "1"                  | Vін                            | Vss -1.5        |        | Vss +0.3 | Vss -1.5        |        | Vss +0.3 | v     |                                                |
| Input Logic "0"                  | VIL                            | Vss -15         | -      | 0.8      | Vss -10         | —      | 0.6      | · V   |                                                |
| Output Logic "1"                 | Vон                            | Vss -1.5        | —      | -        | Vss -1.5        |        | _        | V     | $I_{OH} = 100 \mu A$                           |
| Output Logic "0"                 | Vol                            | - 1             | - 1    | 0.6      |                 | —      | 0.6      | V     | $I_{OL} = 1.6 mA$ for $V_{SS} = 5V$            |
| Input Leakage                    | IL                             |                 | 2      | 10       | —               | 2      | 10       | μA    | $V_{IN} = V_{SS} - 15$                         |
| Output Leakage                   | Io                             | - 1             | 2      | 10       |                 | 2      | 10       | μA    | Chip deselected                                |
| Power Supply Current             |                                |                 |        |          |                 |        |          |       |                                                |
| Read                             | IGG                            |                 |        | 14       | —               | _      | 18       | mA    | (                                              |
| Write                            | I <sub>GG</sub>                | ] [             | -      | 11       |                 | _      | 15       | mA    | I <sub>GG</sub> returned                       |
| Erase                            | I <sub>GG</sub>                | - 1             | —      | 11       | —               |        | 15       | mA    | through V <sub>ss</sub>                        |
| Deselected                       | IGG                            | ) '             | —      | 9        |                 |        | 12       | mA    | (                                              |
| AC CHARACTERISTICS               |                                | 1               |        |          |                 |        |          |       |                                                |
| Access Time                      | tacc                           | - 1             | - 1    | 1        | —               | — .    | 2        | μs    |                                                |
| Clock Pulse width                | tew                            | 2               | —      | 20       | 2               |        | 20       | μs    |                                                |
| Erase Cycle Time                 | te                             | 50              |        | 200      | 100             | —      | 200      | ms    |                                                |
| Write Cycle Time                 | tw                             | 50              | —      | 200      | 100             | -      | 200      | ms    |                                                |
| Read Cycle Time                  | tR                             | 3.5             | —      | 24       | 4.5             |        | 25       | μs    |                                                |
| Address to Clock Time            | ta                             | 50              |        |          | 50              |        |          | ns    |                                                |
| Data Set Up Time                 | t⊳s                            | 50              |        | -        | 50              |        | —        | ns    |                                                |
| Data Hold Time                   | t <sub>DH</sub>                | 50              |        |          | 50              | —      | -        | ns    |                                                |
| Control to Address & Data Change | tc                             | 0               | -      | _        | 0               |        | -        | ns    |                                                |
| Number of Reads/Word Refresh     | NRA                            | 10''            | —      |          | 10''            |        | -        |       |                                                |
| Number of Erase/Write Cycles     | Nw                             | 10 <sup>6</sup> | - 1    | _        | 10 <sup>5</sup> |        |          | -     |                                                |
| Input Capacitance (All Pins)     | C10                            |                 | 8      | 15       |                 | 8      | 15       | pf    |                                                |
| Unpowered Data Storage Time      | ts                             | 10              | -      |          | 1               |        | —        | Years | at max temperature                             |
| Power Dissipation Read Cycle     | Po                             | -               | 450    | 500      |                 | 450    | 500      | mW    | at 25°C $V_{SS} = +5$ , $V_{GG} = -29$         |
| :                                | PD                             | not             | applic | able     | — .             | —      | 500      | mW    | at $125^{\circ}C V_{SS} = +5$ , $V_{GG} = -29$ |
|                                  | PD                             | not             | applic | able     |                 | —      | 600      | mW    | at -55°C Vss = +5, VGG = -29                   |
| Pulse Rise, Fall Time            | t <sub>R1</sub> t <sub>F</sub> | 10              |        | 100      | 10              | -      | 100      | ns    |                                                |

\*\*Typical values are at +25°C and nominal voltages.

#### GENERAL INSTRUMENT

ER2051 = ER2051IR = ER2051HR



# 512 Bit Electrically Alterable Read Only Memory

## FEATURES

- 64 Word x 8 Bit Organization
- 6 Bit Binary Addressing
- +5, -28V Power Supplies
- Word Alterable
- 10 Year Data Storage for ER2055 (at +70°C)
- 1 Year Data Storage for ER2055 IR (at +85°C)
- and ER2055 HR (at +125°C) TTL Compatible with Pull-Up Resistors on Inputs
- Tri-State Outputs
- Read Time: 2µs (ER2055), 4µs (ER2055 IR and ER2055 HR)
- Write/Erase Time: 50ms (ER2055), 4µs (ER2055 In and ER2055 HR)
   Write/Erase Time: 50ms (ER2055), 100ms (ER2055 HR)
- No Voltage Switching Required
- 2 Chip Selects
- Two Extended Temperature Ranges:
- -40° C to +85° C (Industrial) ER2055 IR
- -55°C to +125°C (Hi-Rel) ER2055 HR

#### DESCRIPTION

The ER2055 is a fully decoded 64 x 8 electrically erasable and reprogramable ROM. Write, erase, and read voltages are switched internally via a 2-bit code applied to C1 and C2.

Data is stored by applying negative writing pulses that selectively tunnel charge into the oxide-nitride interface of the gate insulator of the 512 MNOS memory transistors. When the writing voltage is removed the charge trapped at the interface is manifested as a negative shift in the threshold voltage of the selected memory transistors.

#### OPERATION

Data is stored in a two transistor memory cell. After the cell is preconditioned by an erase signal (which causes a positive shift in the threshold of both transistors), data is written into one of the transistors making its threshold more negative. A sensing flip flop is used to read the memory cell and presents a logic high or low to the output depending on which transistor is "written".

The ER2055 EAROM may be operated with V<sub>SS</sub> between +5 and +10 volts for either TTL or CMOS compatibility. The negative power supply, V<sub>GG</sub>, should be adjusted so that the difference between V<sub>SS</sub> and V<sub>GG</sub> is always 33 volts.

It is important to note two things: first, that an erase is required before a write to precondition the cell, and second, that after an erase, both transistors will have the same threshold voltage and valid data will not be present at the output.



The ER2055 EAROM uses dynamic edge triggered circuits internally. This requires either a mode change, a clock or a transition of the chip selects between successive operations. Thus successive operations in the same mode must be separated by transition of one of these four lines. Clock pulses are not normally required during erase or write operations, but are needed for successive operations if the chip is continuously selected, i.e., applications where one EAROM is used.

The ER2055IR and ER2055HR are screened to Mil Std. 883B/ method 5004. 1/level B, pre-cap visual inspection, environmental testing, burn-in and external visual. They are available in 28 lead ceramic dual in-line packages.

| Name                           | Function                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| A <sub>0</sub> -A <sub>5</sub> | 6-Bit Word Address                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |
| D0-D7                          | Data input and output pins                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |
| CS1, CS2                       | Chip Selects Chip selected at logic "1" on CS1 and logic "0" on CS2. When chip is not selected, outputs are open circuit, read, write and erase are disabled. Power is reduced.                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |
| C1, C2                         | Mode Control Inputs         C1       C2         0       1       Erase Mode: stored data is erased at addressed location.         1       Don't Care       Read Mode: addressed data read after clock pulse. Output data retained at output pins until chip deselected or control lines switched.         0       0       Write Mode: input data written at addressed location. Clock not required. |  |  |  |  |  |  |  |  |  |  |
| CLK                            | Clock Input. Pulse to logic "1" for read operation.                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |
| V <sub>SS</sub>                | Substrate supply. Normally at +5 volts.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |
| V <sub>GI</sub>                | Ground Input.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |
| V <sub>GG</sub>                | Power Supply Input. Normally at -28 volts.                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |

#### **PIN FUNCTIONS**

#### GENERAL INSTRUMENT

#### ER2055 = ER2055IR = ER2055HR

## ELECTRICAL CHARACTERISTICS

# Maximum Ratings\*

All inputs and outputs (with respect to V<sub>SS</sub>)..... -35V to +0.3V Storage temperature ..... -65° C to +150° C Soldering temperature of leads (10 seconds) ..... +300° C

Standard Conditions (for TTL Compatibility)

 $\begin{array}{l} \mathsf{V}_{SS} = +5 \mathsf{V} \pm 5 \% \\ \mathsf{V}_{GG} = -28 \mathsf{V} \pm 5 \% \\ \mathsf{V}_{GI} = \mathsf{GND} \\ \text{Operating Temperature } \mathsf{T}_{\mathsf{A}} = 0^{\circ} \mathsf{C} \text{ to } +70^{\circ} \mathsf{C} \text{ for ER2055} \\ \mathsf{T}_{\mathsf{A}} = -40^{\circ} \mathsf{C} \text{ to } +85^{\circ} \mathsf{C} \text{ for ER2055IR} \\ \mathsf{T}_{\mathsf{A}} = -55^{\circ} \mathsf{C} \text{ to } +125^{\circ} \mathsf{C} \text{ for ER2055HR} \\ \text{Output Load} = 100 \mathsf{pf}, 1 \text{ TTL load} \end{array}$ 

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

|                                  |                                | ER2055               |         |                      | ER2055              | R/ER2  | 055 HR               |       |                                                               |
|----------------------------------|--------------------------------|----------------------|---------|----------------------|---------------------|--------|----------------------|-------|---------------------------------------------------------------|
| Characteristics                  | Sym                            | Min.                 | Тур.**  | Max.                 | Min.                | Тур.** | Max.                 | Units | Conditions                                                    |
| DC CHARACTERISTICS               |                                |                      |         |                      |                     |        |                      |       |                                                               |
| Input Logic "1"                  | VIH                            | Vss -1.5             |         | V <sub>ss</sub> +0.3 | Vss -1.5            | _      | V <sub>ss</sub> +0.3 | v     |                                                               |
| Input Logic "0"                  | VIL                            | V <sub>ss</sub> -15  | -       | 0.8                  | $V_{ss} - 10$       |        | 0.6                  | v     |                                                               |
| Output Logic "1"                 | Vон                            | V <sub>ss</sub> -1.5 | —       | —                    | V <sub>ss</sub> 1.5 | —      | —                    | v     | $I_{OH} = 100 \mu A$                                          |
| Output Logic "0"                 | Vol                            | _                    |         | 0.6                  | —                   | -      | 0.6                  | V     | $I_{OL} = 1.6 mA$ for $V_{SS} = 5 V$                          |
| Input Leakage                    | IL                             |                      | 2       | 10                   | —                   | 2      | 10                   | μA    | $V_{IN} = V_{SS} - 15$                                        |
| Output Leakage                   | Io                             | -                    | 2       | 10                   | -                   | 2      | 10                   | μΑ    | Chip deselected                                               |
| Power Supply Current             |                                |                      |         |                      |                     |        |                      |       |                                                               |
| Read                             | IGG                            | -                    | 8       | 10                   | —                   | 8      | 18                   | mA    | I <sub>ss</sub> approx I <sub>GG</sub>                        |
| Write                            | I <sub>GG</sub>                | -                    | 6       | 7                    |                     | 6      | 9                    | mA    | I <sub>ss</sub> approx I <sub>GG</sub>                        |
| Erase                            | I <sub>GG</sub>                | ] [                  | 4       | 7                    | —                   | 6      | 8                    | mA    | I <sub>ss</sub> approx I <sub>GG</sub>                        |
| Deselected                       | IGG                            | -                    | 4       | 7                    | —                   | 4      | 6                    | mA    | I <sub>ss</sub> approx I <sub>GG</sub>                        |
| AC CHARACTERISTICS               |                                |                      |         |                      |                     |        |                      |       |                                                               |
| Access Time                      | tACC                           | _                    | —       | 2                    |                     | -      | 4                    | μs    |                                                               |
| Clock Pulse Width                | tew                            | 2                    | -       | 20                   | 2                   | —      | 20                   | μs    |                                                               |
| Erase Cycle Time                 | te                             | 50                   | —       | 200                  | 100                 | —      | 200                  | ms    |                                                               |
| Write Cycle Time                 | tw                             | 50                   | —       | 200                  | 100                 | —      | 200                  | ms    |                                                               |
| Read Cycle Time                  | t <sub>R</sub>                 | 5                    | —       | 24                   | 6                   | —      | 25                   | μs    |                                                               |
| Address to Clock Time            | ta                             | 50                   | -       | —                    | 50                  |        |                      | ns    |                                                               |
| Data Set Up Time                 | t <sub>DS</sub>                | 50                   |         |                      | 50                  | —      | -                    | ns    |                                                               |
| Data Hold Time                   | t <sub>DH</sub>                | 50                   | —       | —                    | 50                  |        | —                    | ns    |                                                               |
| Control to Address & Data Change | tc                             | 0                    | -       | —                    | 0                   | —      | -                    | ns    |                                                               |
| Number of Reads/Word Refresh     | NRA                            | 10''                 | -       | -                    | 10''                | —      | -                    |       |                                                               |
| Number of Erase/Write Cycles     | Nw                             | 10°                  | —       | —                    | 10°                 | -      | —                    | _     |                                                               |
| Input Capacitance (All Pins)     | Cio                            |                      | 6       | 10                   | -                   | 6      | 10                   | pf    |                                                               |
| Unpowered Data Storage Time      | ts                             | 10                   | _       | —                    | 1                   |        |                      | Years | at max temperature                                            |
| Power Dissipation Read Cycle     | PD                             |                      | 450     | 500                  | -                   | 450    | 500                  | mW    | at $25^{\circ}$ C V <sub>SS</sub> = +5, V <sub>GG</sub> = -29 |
|                                  |                                | nota                 | applica | ble                  | —                   | -      | 500                  | mW    | at $125^{\circ}CV_{ss} = +5$ , $V_{GG} = -29$                 |
|                                  | Po                             | nota                 | applica | bie                  | -                   | —      | 600                  | mw    | at $-55^{\circ}$ C $v_{ss} = +5$ , $v_{gg} = -29$             |
| Pulse Rise, Fall Time            | t <sub>R1</sub> t <sub>F</sub> | 10                   | -       | 100                  | 10                  | -      | 100                  | ns    |                                                               |

\*\*Typical values are at +25°C and nominal voltages.

-



#### GENERAL INSTRUMENT



- -

# PRELIMINARY INFORMATION

# Word Alterable 1K Bit Electrically Erasable Programable ROM

#### FEATURES

- 1024 Bits, Organized 128 x 8
- N-Channel Si-Gate SNOS Technology
- +5V Operation in All Modes; No High Voltages
- Fully TTL Compatible Inputs and Outputs
- On-Chip Latching of Addresses and Data
- Self-Timing, Processor Transparent Programing Mode with RDY/BUSY Signal
- Address and Data Buses may be used Separately or Multiplexed
- CE and OE Inputs to Avoid Bus Contention
- Word Alterable
- Read Access time of Less Than 200ns
- 10 Years' Data Retention over Temperature Range of -40° to +85°C
- Unlimited Read Accesses

# DESCRIPTION

The ER5901 is a high speed electrically word erasable memory manufactured in the General Instrument proven SNOS technology. The key features of this device are its  $\pm 5$ V only operation and microprocessor compatible architecture which allows the ER5901 to be accessed from the system bus in the same way as a static RAM.

Internal memory management has been incorporated in this device. On-board latching of address and data lines in the reprograming mode, and busy signal (RDY/BUSY) output make this mode transparent to the host processor.





#### GENERAL INSTRUMENT

#### ER5901 = ER5901IR = ER5901HR

An ADDRESS LATCH ENABLE (ALE) input is provided so that memory may be used with a multiplexed address and data bus. When this feature is not required, ALE may be tied to  $\overline{WE}$ .

Bus contention problems are minimized by twin line control provided by CHIP ENABLE ( $\overline{OE}$ ) and OUTPUT ENABLE ( $\overline{OE}$ ).

By virtue of the on-chip reprograming control and timing of the ER5901, a minimum amount of servicing is required from a host microprocessor or microcomputer.

#### **PIN FUNCTIONS**

The user may select one of five operating modes:

- 1. READ with separate address and data lines.
- 2. READ with multiplexed address and data lines.
- 3. PROGRAM with separate address and data lines.
- 4. PROGRAM with multiplexed address and data lines.
- 5. STANDBY power consumption is reduced by 66%.

| Symbol          | Function                 | Comments                                                                                                                      |
|-----------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| ALE             | Address Latch Enable     | Address inputs latched on negative edge. May be tied to $\overline{\text{WE}}$ when separate address and data lines are used. |
| A0-A6           | 7 bit address            |                                                                                                                               |
| D0-D7           | 8 bit data I/O           |                                                                                                                               |
| V <sub>SS</sub> | Chip Ground connection   |                                                                                                                               |
| CE              | Chip Enable input        | Used for chip selection.                                                                                                      |
| ŌĒ              | Output Enable input      | Gates data to output pins during read cycle.                                                                                  |
| WE              | Write Enable input       | Enables reprograming cycle; input data latched on positive edge.                                                              |
| CLK             | Timing inputs            | Defines clock frequency for reprograming. May be RC or external clock.                                                        |
| RDY/BUSY        | Status output            | Low when chip is in reprograming mode and cannot be accessed. High when in read mode.                                         |
| Vcc             | +5 Volt power connection |                                                                                                                               |

## **ELECTRICAL CHARACTERISTICS**

#### Maximum Ratings\*

| All inputs and outputs with respect to Ground +6V to -0.3V |
|------------------------------------------------------------|
| Storage temperature (unpowered and                         |
| without data retention)                                    |
| Soldering temperature of leads (10 secs.)+300°C            |

Standard Conditions (unless otherwise noted)

 $V_{SS} = GND$ 

 $V_{CC} = +5V \pm 10\%$  Volts

Operating Temperature Ranges T<sub>A</sub>: 0° C to + 70° C (Commercial) -40° C to +85° C (Industrial)

## -55°C to +125°C (Military)

# DC CHARACTERISTICS

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

| Characteristics                | Sym             | Min         | Тур | Max                                      | Units | Conditions               |
|--------------------------------|-----------------|-------------|-----|------------------------------------------|-------|--------------------------|
| Input Logic "1"                | V <sub>IH</sub> | 2           |     | V <sub>cc</sub> +0.3                     | V     |                          |
| Input Logic "0"                | V <sub>II</sub> | -0.1        | _   | +0.8                                     | V     |                          |
| Output Logic "1"               | VOH             | 2.4         |     | V <sub>cc</sub>                          | v     | I <sub>он</sub> = 400µА  |
| Output Logic "0"               | VoL             |             | _   | 0.4                                      | V     | $I_{OL} = 1.6 \text{mA}$ |
| Input Leakage Current          | L L             |             | _   | 10                                       | μA    | $V_{1N} = 5.25V$         |
| Output Leakage Current         | IOL             | -           |     | 10                                       | μA    | $V_{OUT} = 5.25V$        |
| Power Supply Requirements      |                 |             |     | r                                        |       |                          |
| V <sub>CC</sub> Supply:        |                 | [ · · · · · |     | (                                        |       |                          |
| Chip Selected                  | 1 <sub>cc</sub> | _           | 35  | 80                                       | mA    | $V_{\rm CC} = +5.5V$     |
| Chip Deselected (Standby Mode) | I <sub>CC</sub> | -           | 12  | 35                                       | mA    | $V_{CC} = +5.5V$         |
| Power Dissipation:             |                 |             |     | i. – – – – – – – – – – – – – – – – – – – |       |                          |
| Chip Selected                  | Pn              |             | 195 | 300                                      | mW    | $V_{CC} = +5.5V$         |
| Chip Deselected (Standby Mode) | PD              | -           | 66  | 100                                      | mW    | $V_{CC} = +5.5V$         |
|                                | l               | L           | L   | L                                        | L     |                          |

#### **AC CHARACTERISTICS**

| Characteristics    | Sym | Min | Тур | Max | Units | Conditions            |
|--------------------|-----|-----|-----|-----|-------|-----------------------|
| Input Capacitance  | Cı  |     | —   | 6   | pf    | $V_{IN} = 0V$         |
| Output Capacitance | Co  | —   |     | 10  | pf    | V <sub>OUT</sub> = 0V |

GENERAL

#### **MEMORY CHARACTERISTICS**

| Characteristics                               | Sym            | Min   | Тур                               | Max | Units | Conditions |
|-----------------------------------------------|----------------|-------|-----------------------------------|-----|-------|------------|
| Erased State                                  | V <sub>E</sub> | -     | V <sub>IH</sub> , V <sub>OH</sub> | _   | v     |            |
| Written State                                 | Vw             | _     | V <sub>IL</sub> , V <sub>OL</sub> | _   | v     |            |
| Data Retention Time (Powered<br>or Unpowered) | t <sub>s</sub> | 10    | _                                 | _   | Years |            |
| Number of Reprograming Cycles per Byte        | NP             | 10⁴   | I – I                             |     | -     | See Note   |
| Number of Read Accesses                       |                |       |                                   | l   |       |            |
| Between Refresh                               |                | Unlir | nited                             |     |       |            |

NOTE:

There is a tradeoff to be made between the data retention time ( $t_s$ ) and the number of reprograming cycles (N<sub>P</sub>) performed per address. A gradual logarithmic reduction in retention time is experienced as the number of reprograming cycles increases. The specified limit is merely one point on this curve and does not imply a sudden cutoff or end of life. After 10<sup>4</sup> cycles a typical retention time is 10 years.

#### MODE SELECTION: Multiplexed Address and Data Lines

| MODE    | ĈĒ              | ŌĒ                                 | <b>WE</b> <sup>(1)</sup> | ALE <sup>(2)</sup> | RDY/BUSY        |
|---------|-----------------|------------------------------------|--------------------------|--------------------|-----------------|
| Standby | V <sub>IH</sub> | Don't Care                         | Don't Care               | Don't Care         | V <sub>oH</sub> |
| Program | V <sub>IL</sub> | V <sub>IL</sub><br>V <sub>IH</sub> | VIH<br>~~                |                    | V <sub>OL</sub> |

#### **MODE SELECTION:** Separate Address and Data Lines

| PIN     | ĈĒ              | ŌĒ              | WE/ALE <sup>(1, 2, 4)</sup> | RDY/BUSY        |
|---------|-----------------|-----------------|-----------------------------|-----------------|
| Standby | V <sub>IH</sub> | Don't Care      | Don't Care                  | V <sub>OH</sub> |
| Read    | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub>             | V <sub>OH</sub> |
| Program | V <sub>IL</sub> | V <sub>IH</sub> | T_T                         | V <sub>OL</sub> |

NOTES:

1. Data inputs latched on rising edge of  $\overline{\mathsf{WE}}$ .

2. Address inputs latched on falling edge of ALE.

3. To avoid bus contention OE must be strobed when the device is used in the multiplexed mode.

4. WE and ALE inputs may be tied together when the device is used in the non-multiplexed mode.



#### **READ OPERATION (With Separate Address and Data Lines)**

To initiate a read cycle a valid address must appear on the A<sub>0</sub> to A<sub>6</sub> inputs and remain there for the duration of the cycle because the address is not latched in this mode.  $\overline{CE}$  may then be brought low to select the device. The desired memory byte will be in internal registers a short time later and will appear on data lines D<sub>0</sub> to D<sub>7</sub>

after a time delay ( $t_{OE}$ ) measured from the falling edge of  $\overline{OE}$ . Alternatively, if bus contention is not a problem,  $\overline{OE}$  may be tied low. The maximum read access time ( $t_A$ ) is 200ns, and data will remain valid until a logic level change occurs on  $\overline{CE}$ ,  $\overline{OE}$ , or an address line. In this mode of operation ALE and  $\overline{WE}$  are held high and may be tied together. (See Figure 1.)

#### **READ MODE (Separate Address and Data Lines)**

| Characteristics                        | Sym             | Min | Тур      | Max | Units | Conditions                                                                                |
|----------------------------------------|-----------------|-----|----------|-----|-------|-------------------------------------------------------------------------------------------|
| Access Time — Address to Output Delay  | t <sub>A</sub>  |     | -        | 200 | ns    | Load = 1 TTL gate + $C_L$ = 100pf<br>$\overrightarrow{CE} = \overrightarrow{OE} = V_{IL}$ |
| CE to Output Delay                     | t <sub>CE</sub> |     | <u>-</u> | 200 | ns    | $\overline{OE} = V_{IL}$                                                                  |
| OE to Output Delay                     | t <sub>OE</sub> | 10  |          | 150 | ns    | $\overline{CE} = V_{IL}$                                                                  |
| Address — CE or OE to Output Tri-State | t <sub>TS</sub> | 10  | —        | 75  | ns    |                                                                                           |

## **RELATED APPLICATION NOTES**

1223 New EEPROM Removes Separate Write/Erase Necessity



#### READ OPERATION (With Multiplexed Address and Data Lines) The ALE line is pulsed high, while a valid address is presented to

the ER5901 on the falling edge of ALE and, in order to avoid bus contention, these lines should be tri-stated prior to pulsing  $\overline{OE}$  low. After a delay (t<sub>OE</sub>), the selected byte will appear on lines D<sub>0</sub> to D<sub>7</sub> until either  $\overline{OE}$  or  $\overline{CE}$  goes high. (See Figure 2.)

# the $A_0$ to $A_6$ inputs of a selected device. The address is latched into **READ MODE (Multiplexed Address and Data Lines)**

| Characteristics                                                  | Sym             | Min | Тур | Max | Units | Conditions               |
|------------------------------------------------------------------|-----------------|-----|-----|-----|-------|--------------------------|
| Address Setup Time                                               | t <sub>AS</sub> | 10  |     | _   | ns    |                          |
| Chip Enable to Address Latch Enable                              | t <sub>CA</sub> | 100 | _   | -   | ns    |                          |
| ALE Pulse Width                                                  | tALE            | 100 |     |     | ns    |                          |
| Address Hold Time                                                | t <sub>AH</sub> | 40  |     | _   | ns    |                          |
| Address Float to Output Enable                                   | t <sub>AO</sub> | 20  | _   | _   | ns    |                          |
| OE to Output Delay                                               | toe             | 10  |     | 150 | ns    | $\overline{CE} = V_{IL}$ |
| Address — $\overline{CE}$ or $\overline{OE}$ to Output Tri-State | t <sub>TS</sub> | 10  | -   | 75  | ns    |                          |

#### GENERAL INSTRUMENT ER5901 = ER5901IR = ER5901HR



## PROGRAM MODE (With Separate Address and Data Lines)

In this mode the ALE and  $\overline{WE}$  inputs may be tied together. With a stable address and data word presented to the respective inputs of a selected device, the  $\overline{WE}$ /ALE line is pulsed low to initiate a program cycle. The falling edge of  $\overline{WE}$ /ALE latches the address

inputs and the rising edge latches the data inputs. After a delay  $(t_{DB})$ , the RDY/BUSY output will go low and remain low for the duration of the programing cycle. All inputs to the ER5901 are disabled during a programing cycle. (See Figure 3.)

| Characteristics                   | Sym             | Min | Тур | Max | Units | Conditions             |
|-----------------------------------|-----------------|-----|-----|-----|-------|------------------------|
| Address Setup Time                | t <sub>AS</sub> | 50  |     |     | ns    |                        |
| Chip Enable to Write Enable Delay | t <sub>cw</sub> | 100 |     | —   | ns    |                        |
| Data Setup Time                   | t <sub>DS</sub> | 0   | _   | _   | ns    |                        |
| Address Hold Time                 | t <sub>AH</sub> | 40  | _   | _   | ns    |                        |
| Write Enable Pulse Width          | t <sub>we</sub> | 0.1 | -   | 10  | μs    |                        |
| Data Hold Time                    | t <sub>DH</sub> | 40  | _   | _   | ns    |                        |
| WE to CE Delay                    | t <sub>CH</sub> | 0   |     |     | ns    |                        |
| Status Delay                      | t <sub>DB</sub> | 10  |     | 150 | ns    |                        |
| Status Low Time (Programing Time) | t <sub>PR</sub> | 20  |     | 100 | ms    | With min clock freq    |
|                                   |                 |     |     |     |       | as defined by TI input |
| Program Clock Frequency           | f <sub>PR</sub> | 10  | —   | 50  | KHz   |                        |

# PROGRAM MODE (Separate Address and Data Lines)



# **PROGRAM MODE (With Multiplexed Address and Data Lines)**

The ALE line is pulsed high while the address to be altered is presented to lines  $A_0$  to  $A_6$  of the selected device. The fall of ALE latches the address into the ER5901, and the information on the

bus line is then changed to the data to be written into the EEPROM. WE is pulsed low and the data is latched on its rising edge. After a delay ( $t_{DB}$ ), the RDY/BUSY output will go low for the duration of the programing cycle. (See Figure 4.)

| PROGRAM MODE | (Multiplexed | Address | and | Data | Lines) |
|--------------|--------------|---------|-----|------|--------|
|--------------|--------------|---------|-----|------|--------|

| Characteristics                     | Sym              | Min | Тур | Max | Units | Conditions             |
|-------------------------------------|------------------|-----|-----|-----|-------|------------------------|
| Address Setup Time                  | t <sub>AS</sub>  | 10  |     |     | ns    |                        |
| Chip Enable to Address Latch Enable | t <sub>CA</sub>  | 100 | —   | _   | ns    |                        |
| ALE Pulse Width                     | t <sub>ALE</sub> | 100 | —   |     | ns    |                        |
| Address Hold Time                   | t <sub>AH</sub>  | 40  |     | —   | ns    |                        |
| Data Setup Time                     | t <sub>DS</sub>  | 10  | -   |     | ns    |                        |
| WE Pulse Width                      | t <sub>we</sub>  | 0.1 |     | 10  | μs    |                        |
| Data Hold Time                      | t <sub>DH</sub>  | 40  | —   |     | ns    |                        |
| WE to CE Delay                      | t <sub>CH</sub>  | 0   |     |     | ns    |                        |
| Status Delay                        | t <sub>STA</sub> | 10  | —   | 150 | ns    |                        |
| Status Low Time (Programing Time)   | t <sub>PR</sub>  | 20  | —   | 100 | ms    | With min clock freq    |
|                                     |                  |     |     |     |       | as defined by TI input |
| Program Clock Frequency             | f <sub>PR</sub>  | 10  | —   | 50  | KHz   |                        |

# 4096 Bit Electrically Alterable Read Only Memory

#### FEATURES

- 1024 Word x 4 Bit Organization
- Latched Address and Data Inputs
- Word or Block Alterable
- 10 Year Data Storage for ER3400
- 1 Year Data Storage for ER3400IR at +85°C
- and ER3400HR at +95°C TTL Compatible with Pull-Up Resistors on Inputs
- Tri-State Outputs
- Read Access Time: 900ns max
- Write Time: 1ms Erase Time: 10ms
- 10<sup>9</sup> Read Cycles/Word Between Refreshes
- 10<sup>7</sup> Read Cycles/Word for ER3400IR and ER3400HR
- Two Extended Temperature Ranges

#### DESCRIPTION

The ER3400 is a 1024 x 4 bit fully decoded Electrically Alterable Read Only Memory fabricated in the General Instrument proven MNOS technology. Address, control and data inputs are latched on board the device thus releasing these lines during Erase and Write operations. Selection of one of the four modes of operation is made by setting the appropriate binary code on control lines C0 and C1.  $\overrightarrow{CE}$  is used for chip selection and latching of address and control lines.  $\overrightarrow{WE}$  is used to sample and latch input data on D0-D3 during a Write operation.

Power sequencing protection circuitry is provided on the ER3400 to protect against the accidental alteration of data during power Up/Down. However, due to the unpredictable nature of power up and power down sequences in some systems, it is important to apply and remove the programing voltage  $V_{GG}$  only when  $V_{SS}$  and  $V_{DD}$  are within their specified limits.

For applications requiring extended temperature ranges the ER3400I, ER3400IR and ER3400HR are available.

#### **RELATED APPLICATION NOTES**

- 1217 The ER3400: an easy to use 4K EAROM
- 1218 Interfacing the ER3400 to an eight bit microcomputer
- 1220 Generating EAROM programming voltages from a 5 volt supply
- 1210 Data retention testing of the ER3400

#### PIN FUNCTIONS

| Name            | Function                                                                |  |  |  |  |  |  |  |
|-----------------|-------------------------------------------------------------------------|--|--|--|--|--|--|--|
| A0-A9           | 10-Bit Word Address                                                     |  |  |  |  |  |  |  |
| D0-D3           | Data input and output pins                                              |  |  |  |  |  |  |  |
| CE              | Chip Enable. Chip selected when $\overline{CE}$ is pulsed to logic "0". |  |  |  |  |  |  |  |
| C0, C1          | Mode Control Inputs                                                     |  |  |  |  |  |  |  |
|                 | <u>C0</u> <u>C1</u>                                                     |  |  |  |  |  |  |  |
|                 | 0 1 Block Erase Mode: erase operation performed on all words.           |  |  |  |  |  |  |  |
|                 | 1 1 Word Erase Mode: stored data is erased at addressed location.       |  |  |  |  |  |  |  |
|                 | 0 0 Read Mode: addressed data read after leading edge of CE pulse.      |  |  |  |  |  |  |  |
|                 | 1 0 Write Mode: input data written at addressed location.               |  |  |  |  |  |  |  |
| WE              | Write Enable. Input data read when WE is pulsed to logic "0".           |  |  |  |  |  |  |  |
| V <sub>SS</sub> | Substrate supply. Normally at +5 volts.                                 |  |  |  |  |  |  |  |
| V <sub>GI</sub> | Ground Input                                                            |  |  |  |  |  |  |  |
| V <sub>DD</sub> | Power Supply Input. Normally at -12 volts.                              |  |  |  |  |  |  |  |
| V <sub>GG</sub> | Power Supply Input. Normally at -30 volts.                              |  |  |  |  |  |  |  |



\* Exceeding these ratings could cause permanent dam-

age to the device. This is a stress rating only and func-

tional operation of this device at these conditions is not

# Maximum Ratings\*

All inputs and outputs except  $V_{GG}$  (with respect to  $V_{SS}) \ldots -20V$  to +0.3VStorage temperature (without data retention) .....-65°C to +150°C

#### Standard Condition (unless otherwise noted)

 $V_{SS} = +5V$  to  $\pm 5\%$  $V_{DD} = -12V \pm 5\%$   $V_{GG} = -30V \pm 5\%$   $V_{GI} = GND$ Operating Temperature  $(T_{A}) = 0^{\circ}C$  to  $+70^{\circ}C$  (ER3400)

Soldering temperature of leads (10 seconds) ......+300° C

-40°C to +85°C (ER3400i/IR) -55° C to +95° C (ER3400HR)

implied-operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

|                                                                                                                                                                                                            |                                            | ER3400                                                             |     |                                                                            | ER340                                                            | DIR/EF | 3400HR                                                          |                               |                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------|-----|----------------------------------------------------------------------------|------------------------------------------------------------------|--------|-----------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                                                                                                                                                                             | Sym                                        | Min                                                                | Тур | Max                                                                        | Min                                                              | Тур    | Max                                                             | Unit                          | Conditions                                                                                                                                                                                                                                                                                                                              |
| DC CHARACTERISTICS                                                                                                                                                                                         |                                            |                                                                    |     |                                                                            |                                                                  |        |                                                                 |                               |                                                                                                                                                                                                                                                                                                                                         |
| Input Logic "1"<br>Input Logic "0"<br>Output Logic "1"<br>Output Logic "0"<br>Control Input Leakage<br>Data Input Leakage<br><b>Power Supply Current</b><br>V <sub>DD</sub> Supply Current: Chip Selected  | Vih<br>Vil<br>Voh<br>Vol<br>Ilc<br>Ild     | V <sub>ss</sub> -1.5<br>-10<br>V <sub>ss</sub> -1.5<br>-<br>-<br>- |     | V <sub>ss</sub> +0.15<br>0.8<br><br>0.4<br>-2<br>-10<br>-25<br>-12         | V <sub>ss</sub> -1<br>-10<br>V <sub>ss</sub> -1.5<br>-<br>-<br>- |        | V <sub>ss</sub> +0.15<br>0.6<br><br>0.5<br>-2<br>10<br>30<br>15 | ν<br>ν<br>ν<br>μΑ<br>μΑ<br>mA | $I_{OH} = 2mA$ $I_{OL} = 2mA$ $V_{ON} = V_{SS} - 15 \text{ Volts}$ $V_{IN} = V_{SS} - 15 \text{ Volts}$ $V_{OD} = V_{SS} - 17 \text{ Volts}$ $V_{CR} = V_{CR} - 17 \text{ Volts}$                                                                                                                                                       |
| V <sub>GG</sub> Supply Current: Write Mode<br>V <sub>SS</sub> Supply Current: Chip Selected<br>Chip De-Selected<br>AC CHARACTERISTICS<br>Input Capacitance—Control Inputs<br>Input Capacitance—Data Inputs | IDD<br>IGG<br>ISS<br>ISS<br>CI<br>CI<br>CD |                                                                    | 68  | $ \begin{array}{c c} -12 \\ -4 \\ -31 \\ -14.5 \\ 8 \\ 10 \\ \end{array} $ | -                                                                | 68     | -15<br>-5<br>-37<br>-18<br>8<br>10                              | mA<br>mA<br>mA<br>pf<br>pf    | $\begin{array}{l} v_{\text{DD}} - v_{\text{SS}} = -17 \ \text{Volts} \\ v_{\text{GG}} = v_{\text{SS}} = -35 \ \text{Volts} \\ v_{\text{GG}} = v_{\text{SS}} = -17 \text{V}, \ v_{\text{GG}} = v_{\text{SS}} = -35 \text{V} \\ v_{\text{GG}} = v_{\text{SS}} = -17 \text{V}, \ v_{\text{GG}} = v_{\text{SS}} = -35 \text{V} \end{array}$ |

GENER

#### GENERAL INSTRUMENT

ER3400 = ER34001/IR = ER3400HR



|                               |                                | ER3400          |     | ER3400          | DIR/HR |      |                                 |
|-------------------------------|--------------------------------|-----------------|-----|-----------------|--------|------|---------------------------------|
| Characteristics               | Sym                            | Min             | Max | Min             | Max    | Unit | Conditions                      |
| Read Cycle Time               | t <sub>CY</sub>                | 1700            | -   | 1750            | -      | ns   |                                 |
| Address and Control to CE     | t <sub>D1</sub>                | 100             | -   | 100             | —      | ns   |                                 |
| Address and Control Hold Time | t <sub>D2</sub>                | 250             |     | 350             | -      | ns   |                                 |
| CE Rise to Data Tri-State     | t <sub>D3</sub>                | 50              | 300 | 50              | 350    | ns   | 1                               |
| CE High                       | t <sub>D4</sub>                | 700             | _   | 750             | _      | ns   |                                 |
| Access Time                   | t <sub>A</sub>                 |                 | 900 | -               | 1000   | ns   | Load = $2K + 100pf$ to $V_{ss}$ |
| CE Pulse Width                | t <sub>CE</sub>                | 1               | 50  | 1               | 50     | μs   |                                 |
| CE Rise, Fall Time            | t <sub>r</sub> ,t <sub>f</sub> | 10              | 100 | 10              | 100    | ns   |                                 |
| Number of Read Accesses per   |                                |                 |     |                 |        |      |                                 |
| Location Between Refresh      | N <sub>RA</sub>                | 10 <sup>9</sup> | _   | 10 <sup>7</sup> | _      | _    |                                 |

# READ OPERATION

Address and control line inputs are latched on the falling edge of  $\overline{CE}$ . With control lines C0 and C1 both low a read cycle will be initiated. After the access time ( $t_A$ ) the data read will be output on

data lines D0-D3. CE must be held high for a minimum of 700ns between memory read cycles. To reduce power consumption the ER3400 may be operated with  $V_{GG}$  held at  $V_{SS}$  in the read mode.

ER3400 = ER3400I/IR = ER3400HR



|                               |                  | ER3400 |     | ER3400IR/HR |     |      |            |
|-------------------------------|------------------|--------|-----|-------------|-----|------|------------|
| Characteristics               | Sym              | Min    | Max | Min         | Max | Unit | Conditions |
| Address and Control to CE     | t <sub>D11</sub> | 100    | _   | 100         | _   | ns   |            |
| Address and Control Hold Time | t <sub>D12</sub> | 250    | _   | 250         | - 1 | ns   |            |
| CE Rise to Data Tri-state     | t <sub>D3</sub>  | 50     | 300 | 50          | 350 | ns   | 1          |
| CE High (Dummy Read)          | t <sub>D5</sub>  | 1500   | _   | 1500        | - 1 | ns   |            |
| CE Pulse Width                | tCE              | 1      | 50  | 1           | 50  | μs   |            |
| Erase Time                    | t <sub>E</sub>   | 10     | 20  | 10          | 20  | ms   |            |

#### WORD ERASE OPERATION

An erase cycle is required prior to a write in order to precondition the memory cells to be written. A word erase operation erases only the four bits of the addressed memory location. The falling edge of  $\overline{CE}$  latches the control inputs and the address of the word to be erased. The rising edge of  $\overline{CE}$  in the erase mode signals the start of the erase cycle which produces a positive shift in the threshold of the selected MNOS memory transistors. An erase operation must be terminated by a dummy read operation. The dummy read need not occur on the same location as the preceding erase, therefore, the state of the address lines A0-A9 are immaterial during the dummy read cycle. Data output during a dummy read cycle is not valid data.

#### **BLOCK ERASE OPERATION**

A block erase operation erases all 4096 bits of memory to the "1" state, in all other respects the operation is identical to the word erase operation described above.

GENERAL INSTRUMENT

ER3400 = ER34001/1R = ER3400HR



|                                  |                  | ER3400          |     | ER3400IR/HR     |     |       |                        |
|----------------------------------|------------------|-----------------|-----|-----------------|-----|-------|------------------------|
| Characteristics                  | Sym              | Min             | Max | Min             | Max | Unit  | Conditions             |
| Address and Control to CE        | t <sub>D11</sub> | 100             | -   | 100             | _   | ns    |                        |
| Address and Control Hold Time    | t <sub>D12</sub> | 250             | _   | 350             | —   | ns    |                        |
| CE Fall to WE Fall Delay         | t <sub>D13</sub> | 0               | -   | 0               | _   | ns    | WE rise may overlap CE |
| WE Rise to CE Rise Delay         | t <sub>D14</sub> | -50             | _   | -100            |     | ns    | rise by 50ns max       |
| Data Stable to WE                | t <sub>D15</sub> | 0               | -   | 0               | _   | ns    |                        |
| WE Rise to End of Data Stable    | t <sub>D16</sub> | 100             | _   | 100             | -   | ns    |                        |
| CE Pulse Width                   | tce              | 1               | 50  | 1               | 50  | μs    |                        |
| WE Pulse Width                   | twe              | 500             | _   | 650             | -   | ns    |                        |
| Write Time                       | tw               | 1               | 2   | 1               | 2   | ms    |                        |
| CE Rise to Data Tri-State        | t <sub>D3</sub>  | 50              | 300 | 50              | 350 | ns    | 1                      |
| CE High (Dummy Read)             | t <sub>D5</sub>  | 1500            | —   | 1500            | -   | ns    |                        |
| Unpowered Data Storage Time      | ts               | 10              | -   | 1               | - 1 | Years | See Note 1             |
| Number of Reprogramming Cycles   | Nw               | 10 <sup>3</sup> | - 1 | 10 <sup>3</sup> | _   | _     | See Note 1             |
| Number of Read Accesses/Location |                  |                 |     |                 |     |       |                        |
| between Refresh                  | N <sub>RA</sub>  | 10 <sup>9</sup> | _   | 10 <sup>9</sup> |     | · —   |                        |

NOTE 1: Does not imply end of useful life. See Write Operation for further information.

#### WRITE OPERATION

Control lines C0 and C1 along with address lines A0-A9 are latched on the falling edge of  $\overline{CE}$ . Input data on D0-D3 is latched on the rising edge of  $\overline{WE}$ . WE may be tied to CE for all operations, however, this separate latching allows the ER3400 to be used in certain systems where address and data busses are multiplexed. The writing of the selected memory transistors is initiated by the rising edge of  $\overline{CE}$ .  $\overline{CE}$  must remain high for the duration of the write time. A write operation can only be terminated by a dummy read. To avoid bus contention, the data lines must be tri-stated prior to initiating the dummy read cycle. The data output by a dummy read cycle is not valid data. The dummy read need not

occur on the same location as the previous write, therefore, address line A0-A9 may be allowed to change during the dummy read cycle.

The specification of 10 years non-volatile data retention after a minimum of  $10^3$  reprograming cycles is merély one point on the curve of retention versus reprograming cycles and does not imply a sudden cut-off or end of life. As the number of Erase/Write cycles per address increases, a gradual, logarithmic reduction in data retention capability occurs with 1 year of retention being a typical figure after  $10^4$  cycles.

# 512 Bit Electrically Alterable Read Only Memory

### FEATURES

- 64 Word x 8 Bit Organization
- 6 Bit Binary Addressing
- +5, -28V Power Supplies
- Word Alterable
- 10 Year Data Storage for ER2055 (at +70°C)
- 1 Year Data Storage for ER2055 IR (at +85°C) and ER2055 HR (at +125°C)
- TTL Compatible with Pull-Up Resistors on Inputs
- Tri-State Outputs
- Read Time: 2µs (ER2055), 4µs (ER2055 IR and ER2055 HR)
- Write/Erase Time: 50ms (ER2055), 100ms (ER2055 HR)
- No Voltage Switching Required
- 2 Chip Selects
- Two Extended Temperature Ranges:
  - -40° C to +85° C (Industrial) ER2055 IR
  - -55° C to +125° C (Hi-Rel) ER2055 HR

#### DESCRIPTION

The ER2055 is a fully decoded 64 x 8 electrically erasable and reprogramable ROM. Write, erase, and read voltages are switched internally via a 2-bit code applied to C1 and C2.

Data is stored by applying negative writing pulses that selectively tunnel charge into the oxide-nitride interface of the gate insulator of the 512 MNOS memory transistors. When the writing voltage is removed the charge trapped at the interface is manifested as a negative shift in the threshold voltage of the selected memory transistors.

### OPERATION

Data is stored in a two transistor memory cell. After the cell is preconditioned by an erase signal (which causes a positive shift in the threshold of both transistors), data is written into one of the transistors making its threshold more negative. A sensing flip flop is used to read the memory cell and presents a logic high or low to the output depending on which transistor is "written".

The ER2055 EAROM may be operated with V<sub>SS</sub> between +5 and +10 volts for either TTL or CMOS compatibility. The negative power supply, V<sub>GG</sub>, should be adjusted so that the difference between V<sub>SS</sub> and V<sub>GG</sub> is always 33 volts.

It is important to note two things: first, that an erase is required before a write to precondition the cell, and second, that after an erase, both transistors will have the same threshold voltage and valid data will not be present at the output.



The ER2055 EAROM uses dynamic edge triggered circuits internally. This requires either a mode change, a clock or a transition of the chip selects between successive operations. Thus successive operations in the same mode must be separated by transition of one of these four lines. Clock pulses are not normally required during erase or write operations, but are needed for successive operations if the chip is continuously selected, i.e., applications where one EAROM is used.

The ER2055IR and ER2055HR are screened to Mil Std. 883B/ method 5004. 1/level B, pre-cap visual inspection, environmental testing, burn-in and external visual. They are available in 28 lead ceramic dual in-line packages.

## **PIN FUNCTIONS**

| Name                           | Function                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| A <sub>0</sub> -A <sub>5</sub> | 6-Bit Word Address                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| D0-D7                          | Data input and output pins                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| CS1, CS2                       | Chip Selects Chip selected at logic "1" on CS1 and logic "0" on CS2. When chip is not selected, outputs are open circuit, read, write and erase are disabled. Power is reduced.                                                                                                                                                                    |  |  |  |  |  |  |  |
| C1, C2                         | Mode Control Inputs                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                                | C1     C2       0     1     Erase Mode: stored data is erased at addressed location.       1     Don't Care     Read Mode: addressed data read after clock pulse. Output data retained at output pins until chip deselected or control lines switched.       0     0     Write Mode: input data written at addressed location. Clock not required. |  |  |  |  |  |  |  |
| CLK                            | Clock Input. Pulse to logic "1" for read operation.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| V <sub>SS</sub>                | Substrate supply. Normally at +5 volts.                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| V <sub>GI</sub>                | Ground Input                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| V <sub>GG</sub>                | Power Supply Input. Normally at -28 volts.                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |

#### GENERAL INSTRUMENT

ER2055 = ER20551R = ER2055HR

#### ELECTRICAL CHARACTERISTICS

## Maximum Ratings\*

Standard Conditions (for TTL Compatibility)

 $\begin{array}{l} V_{SS} = +5V \pm 5\% \\ V_{GG} = -28V \pm 5\% \\ V_{GI} = GND \\ \text{Operating Temperature } T_A = 0^\circ \text{C to } +70^\circ \text{C for ER2055} \\ T_A = -40^\circ \text{C to } +85^\circ \text{C for ER2055IR} \\ T_A = -55^\circ \text{C to } +125^\circ \text{C for ER2055HR} \\ \text{Output Load} = 100 \text{pf}, 1 \text{ TTL load} \end{array}$ 

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

|                                  |                                | ER2055 ER2055 IR/ER2055 HR |              |                      |                      |        |          |       |                                                                |
|----------------------------------|--------------------------------|----------------------------|--------------|----------------------|----------------------|--------|----------|-------|----------------------------------------------------------------|
| Characteristics                  | Sym                            | Min.                       | Typ.**       | Max.                 | Min.                 | Тур.** | Max.     | Units | Conditions                                                     |
| DC CHARACTERISTICS               |                                |                            |              |                      |                      |        |          |       |                                                                |
| Input Logic "1"                  | VIH                            | Vss 1.5                    |              | V <sub>ss</sub> +0.3 | Vss -1.5             |        | Vss +0.3 | v     |                                                                |
| Input Logic "0"                  | Vi∟                            | V <sub>ss</sub> -15        |              | 0.8                  | V <sub>ss</sub> -10  | -      | 0.6      | V     |                                                                |
| Output Logic "1"                 | Vон                            | V <sub>ss</sub> -1.5       | —            | -                    | V <sub>ss</sub> -1.5 | —      | -        | V     | $I_{OH} = 100 \mu A$                                           |
| Output Logic "0"                 | Vol                            |                            | -            | 0.6                  | —                    | -      | 0.6      | V     | $I_{OL} = 1.6 mA$ for $V_{SS} = 5V$                            |
| Input Leakage                    | ΙL                             | -                          | 2            | 10                   | —                    | 2      | 10       | μA    | $V_{IN} = V_{SS} - 15$                                         |
| Output Leakage                   | Io                             | -                          | 2            | 10                   |                      | 2      | 10       | μA    | Chip deselected                                                |
| Power Supply Current             |                                |                            |              |                      |                      |        | [        |       |                                                                |
| Read                             | IGG                            | - 1                        | 8            | 10                   |                      | 8      | 18       | mA    | Iss approx I <sub>GG</sub>                                     |
| Write                            | IGG                            | -                          | 6            | 7                    | -                    | 6      | 9        | mA    | I <sub>ss</sub> approx I <sub>GG</sub>                         |
| Erase                            | IGG                            | —                          | 4            | 7                    | —                    | 6      | 8        | mA    | I <sub>ss</sub> approx I <sub>GG</sub>                         |
| Deselected                       | I <sub>GG</sub>                | -                          | 4            | 7                    | —                    | 4      | 6        | mA    | I <sub>ss</sub> approx I <sub>GG</sub>                         |
| AC CHARACTERISTICS               |                                |                            | [            |                      |                      |        |          |       |                                                                |
| Access Time                      | tacc                           | —                          | —            | 2                    |                      | -      | 4        | μs    |                                                                |
| Clock Pulse Width                | t <sub>PW</sub>                | 2                          | —            | 20                   | 2                    | _      | 20       | μs    |                                                                |
| Erase Cycle Time                 | te                             | 50                         | —            | 200                  | 100                  |        | 200      | ms    |                                                                |
| Write Cycle Time                 | tw                             | 50                         | —            | 200                  | 100                  | _      | 200      | ms    |                                                                |
| Read Cycle Time                  | t <sub>R</sub>                 | 5                          | -            | 24                   | 6                    | -      | 25       | μs    |                                                                |
| Address to Clock Time            | tA                             | 50                         | —            | —                    | 50                   | —      | -        | ns    |                                                                |
| Data Set Up Time                 | t <sub>DS</sub>                | 50                         |              |                      | 50                   |        | -        | ns    |                                                                |
| Data Hold Time                   | t <sub>DH</sub>                | 50                         | -            | —                    | 50                   | -      |          | ns    |                                                                |
| Control to Address & Data Change | tc                             | 0                          | -            | -                    | 0                    |        |          | ns    |                                                                |
| Number of Reads/Word Refresh     | N <sub>RA</sub>                | 10"                        |              | -                    | 1011                 | -      |          |       |                                                                |
| Number of Erase/Write Cycles     | Nw                             | 10 <sup>°</sup>            | -            | `                    | 10°                  | -      | -        |       |                                                                |
| Input Capacitance (All Pins)     | Cio                            |                            | 6            | 10                   |                      | 6      | 10       | pf    |                                                                |
| Unpowered Data Storage Time      | ts                             | 10                         | —            | -                    | 1                    | -      | -        | Years | at max temperature                                             |
| Power Dissipation Read Cycle     | Po                             | -                          | 450          | 500                  |                      | 450    | 500      | mW    | at 25°C V <sub>ss</sub> = +5, $V_{GG}$ = -29                   |
|                                  | PD                             | not                        | applica      | ble                  |                      | 1 -    | 500      | mW    | at 125°C $V_{ss} = +5$ , $V_{GG} = -29$                        |
|                                  | Po                             | not a                      | applica<br>I | ble                  |                      |        | 600      | mW    | at $-55^{\circ}$ C V <sub>ss</sub> = +5, V <sub>GG</sub> = -29 |
| Pulse Rise, Fall Time            | t <sub>R1</sub> t <sub>F</sub> | 10                         | —            | 100                  | 10                   |        | 100      | ns    |                                                                |

\*\*Typical values are at +25°C and nominal voltages.

ER2055 = ER2055IR = ER2055HR

#### GENERAL INSTRUMENT








## PRELIMINARY INFORMATION

## Word Alterable 1K Bit Electrically Erasable Programable ROM

#### FEATURES

- 1024 Bits, Organized 128 x 8
- N-Channel Si-Gate SNOS Technology
- +5V Operation in All Modes; No High Voltages
- Fully TTL Compatible Inputs and Outputs
- On-Chip Latching of Addresses and Data
- Self-Timing, Processor Transparent Programing Mode with RDY/BUSY Signal
- Address and Data Buses may be used Separately or Multiplexed
- CE and OE Inputs to Avoid Bus Contention
- Word Alterable
- Read Access time of Less Than 200ns
- 10 Years' Data Retention over Temperature Range of -40° to +85° C
- Unlimited Read Accesses

#### DESCRIPTION

The ER5901 is a high speed electrically word erasable memory manufactured in the General Instrument proven SNOS technology. The key features of this device are its +5V only operation and microprocessor compatible architecture which allows the ER5901 to be accessed from the system bus in the same way as a static RAM.

Internal memory management has been incorporated in this device. On-board latching of address and data lines in the reprograming mode, and busy signal (RDY/BUSY) output make this mode transparent to the host processor.





## GENERAL

#### ER5901 = ER5901IR = ER5901HR

An ADDRESS LATCH ENABLE (ALE) input is provided so that memory may be used with a multiplexed address and data bus. When this feature is not required, ALE may be tied to  $\overline{WE}$ .

Bus contention problems are minimized by twin line control provided by CHIP ENABLE ( $\overline{CE}$ ) and OUTPUT ENABLE ( $\overline{OE}$ ).

By virtue of the on-chip reprograming control and timing of the ER5901, a minimum amount of servicing is required from a host microprocessor or microcomputer.

#### **PIN FUNCTIONS**

The user may select one of five operating modes:

- 1. READ with separate address and data lines.
- 2. READ with multiplexed address and data lines.
- 3. PROGRAM with separate address and data lines.
- 4. PROGRAM with multiplexed address and data lines.
- 5. STANDBY power consumption is reduced by 66%.

| Symbol          | Function                 | Comments                                                                                                  |
|-----------------|--------------------------|-----------------------------------------------------------------------------------------------------------|
| ALE             | Address Latch Enable     | Address inputs latched on negative edge. May be tied to WE when separate address and data lines are used. |
| A0-A6           | 7 bit address            |                                                                                                           |
| D0-D7           | 8 bit data I/O           |                                                                                                           |
| V <sub>ss</sub> | Chip Ground connection   |                                                                                                           |
| ĈĒ              | Chip Enable input        | Used for chip selection.                                                                                  |
| ŌĒ              | Output Enable input      | Gates data to output pins during read cycle.                                                              |
| WE              | Write Enable input       | Enables reprograming cycle; input data latched on positive edge.                                          |
| CLK             | Timing inputs            | Defines clock frequency for reprograming. May be RC or external clock.                                    |
| RDY/BUSY        | Status output            | Low when chip is in reprograming mode and cannot be accessed. High when in read mode.                     |
| Vcc             | +5 Volt power connection |                                                                                                           |

#### ELECTRICAL CHARACTERISTICS

#### Maximum Ratings\*

| All inputs and outputs with respect to Ground +6V to -0.3V |  |  |  |  |  |
|------------------------------------------------------------|--|--|--|--|--|
| Storage temperature (unpowered and                         |  |  |  |  |  |
| without data retention)                                    |  |  |  |  |  |
| Soldering temperature of leads (10 secs.)+300°C            |  |  |  |  |  |

#### Standard Conditions (unless otherwise noted)

 $V_{SS} = GND$ 

 $V_{\rm CC} = +5V \pm 10\%$  Volts

Operating Temperature Ranges T<sub>A</sub>: 0° C to + 70° C (Commercial) -40° C to +85° C (Industrial) -55° C to +125° C (Military)

#### DC CHARACTERISTICS

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

| Characteristics                | Sym             | Min  | Тур | Max                  | Units | Conditions               |
|--------------------------------|-----------------|------|-----|----------------------|-------|--------------------------|
| Input Logic "1"                | VIH             | 2    | _   | V <sub>CC</sub> +0.3 | v     |                          |
| Input Logic "0"                | VIL             | -0.1 | _   | +0.8                 | V     |                          |
| Output Logic "1"               | VOH             | 2.4  | _   | V <sub>cc</sub>      | V     | $I_{OH} = 400 \mu A$     |
| Output Logic "0"               | VOL             | -    | _   | 0.4                  | V     | $I_{OL} = 1.6 \text{mA}$ |
| Input Leakage Current          | L.              | -    | _   | 10                   | μA    | $V_{1N} = 5.25V$         |
| Output Leakage Current         | I <sub>OL</sub> | -    | -   | 10                   | μA    | $V_{OUT} = 5.25V$        |
| Power Supply Requirements      |                 |      |     |                      |       |                          |
| V <sub>CC</sub> Supply:        |                 |      |     |                      |       |                          |
| Chip Selected                  | I <sub>cc</sub> | -    | 35  | 80                   | mA    | $V_{CC} = +5.5V$         |
| Chip Deselected (Standby Mode) | 1 <sub>cc</sub> | -    | 12  | 35                   | mA    | $V_{cc} = +5.5V$         |
| Power Dissipation:             |                 | ļ    |     |                      |       |                          |
| Chip Selected                  | Pn              |      | 195 | 300                  | mW    | $V_{CC} = +5.5V$         |
| Chip Deselected (Standby Mode) | PD              | -    | 66  | 100                  | mW    | $V_{CC} = +5.5V$         |
|                                | L               | L    |     | L                    | L     | l                        |

#### AC CHARACTERISTICS

| Characteristics                         | Sym                              | Min | Тур | Max     | Units    | Conditions                      |
|-----------------------------------------|----------------------------------|-----|-----|---------|----------|---------------------------------|
| Input Capacitance<br>Output Capacitance | C <sub>1</sub><br>C <sub>0</sub> |     |     | 6<br>10 | pf<br>pf | $V_{IN} = 0V$<br>$V_{OUT} = 0V$ |

GENERAL

#### **MEMORY CHARACTERISTICS**

| Characteristics                               | Sym             | Min | Тур                               | Max   | Units | Conditions |
|-----------------------------------------------|-----------------|-----|-----------------------------------|-------|-------|------------|
| Erased State                                  | V <sub>E</sub>  | _   | V <sub>IH</sub> , V <sub>OH</sub> | _     | V     |            |
| Written State                                 | vw              | -   | V <sub>IL</sub> , V <sub>OL</sub> | -     | v     |            |
| Data Retention Time (Powered<br>or Unpowered) | t <sub>s</sub>  | 10  |                                   | _     | Years |            |
| Number of Reprograming Cycles per Byte        | NP              | 10⁴ |                                   | _     |       | See Note   |
| Number of Read Accesses<br>Between Refresh    | N <sub>RA</sub> |     | Unlir                             | nited | L     |            |

NOTE:

There is a tradeoff to be made between the data retention time ( $t_S$ ) and the number of reprograming cycles ( $N_P$ ) performed per address. A gradual logarithmic reduction in retention time is experienced as the number of reprograming cycles increases. The specified limit is merely one point on this curve and does not imply a sudden cutoff or end of life. After 10<sup>4</sup> cycles a typical retention time is 10 years.

#### MODE SELECTION: Multiplexed Address and Data Lines

| MODE            | ĈĒ              | ŌĒ              | <b>WE</b> <sup>(1)</sup> | ALE <sup>(2)</sup> | RDY/BUSY             |
|-----------------|-----------------|-----------------|--------------------------|--------------------|----------------------|
| Standby<br>Bead | V <sub>IH</sub> | Don't Care      | Don't Care               | Don't Care         | V <sub>OH</sub><br>V |
| Program         | V <sub>IL</sub> | V <sub>IH</sub> |                          |                    | VOH<br>VOL           |

#### **MODE SELECTION: Separate Address and Data Lines**

| PIN                        | ĈĒ                                                    | ÖE                                               | WE/ALE <sup>(1, 2, 4)</sup>   | RDY/BUSY                                              |
|----------------------------|-------------------------------------------------------|--------------------------------------------------|-------------------------------|-------------------------------------------------------|
| Standby<br>Read<br>Program | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IL</sub> | Don't Care<br>V <sub>IL</sub><br>V <sub>IH</sub> | Don't Care<br>V <sub>IH</sub> | V <sub>OH</sub><br>V <sub>OH</sub><br>V <sub>OL</sub> |

NOTES:

1. Data inputs latched on rising edge of  $\overline{\text{WE}}$ .

2. Address inputs latched on falling edge of ALE.

3. To avoid bus contention OE must be strobed when the device is used in the multiplexed mode.

4. WE and ALE inputs may be tied together when the device is used in the non-multiplexed mode.



#### **READ OPERATION (With Separate Address and Data Lines)**

To initiate a read cycle a valid address must appear on the  $A_0$  to  $A_6$  inputs and remain there for the duration of the cycle because the address is not latched in this mode.  $\overline{CE}$  may then be brought low to select the device. The desired memory byte will be in internal registers a short time later and will appear on data lines  $D_0$  to  $D_7$ 

after a time delay ( $t_{OE}$ ) measured from the falling edge of  $\overline{OE}$ . Alternatively, if bus contention is not a problem,  $\overline{OE}$  may be tied low. The maximum read access time ( $t_A$ ) is 200ns, and data will remain valid until a logic level change occurs on  $\overline{CE}$ ,  $\overline{OE}$ , or an address line. In this mode of operation ALE and  $\overline{WE}$  are held high and may be tied together. (See Figure 1.)

#### **READ MODE (Separate Address and Data Lines)**

| Characteristics                        | Sym             | Min | Тур | Max | Units | Conditions                                                                                |
|----------------------------------------|-----------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------|
| Access Time — Address to Output Delay  | t <sub>A</sub>  | -   | -   | 200 | ns    | Load = 1 TTL gate + $C_L$ = 100pf<br>$\overrightarrow{CE} = \overrightarrow{OE} = V_{IL}$ |
| CE to Output Delay                     | t <sub>CE</sub> | _   | _   | 200 | ns    |                                                                                           |
| OE to Output Delay                     | t <sub>OE</sub> | 10  | _   | 150 | ns    | $\overline{CE} = V_{IL}$                                                                  |
| Address — CE or OE to Output Tri-State | t <sub>TS</sub> | 10  |     | 75  | ns    |                                                                                           |

#### **RELATED APPLICATION NOTES**

1223 New EEPROM Removes Separate Write/Erase Necessity



## **READ OPERATION (With Multiplexed Address and Data Lines)**

The ALE line is pulsed high, while a valid address is presented to the A<sub>0</sub>to A<sub>6</sub> inputs of a selected device. The address is latched into

the ER5901 on the falling edge of ALE and, in order to avoid bus contention, these lines should be tri-stated prior to pulsing  $\overline{OE}$ low. After a delay (t<sub>oE</sub>), the selected byte will appear on lines D<sub>0</sub> to D<sub>7</sub> until either  $\overline{OE}$  or  $\overline{CE}$  goes high. (See Figure 2.)

#### **READ MODE (Multiplexed Address and Data Lines)**

| Characteristics                        | Sym              | Min | Тур | Max | Units | Conditions               |
|----------------------------------------|------------------|-----|-----|-----|-------|--------------------------|
| Address Setup Time                     | t <sub>AS</sub>  | 10  | _   |     | ns    |                          |
| Chip Enable to Address Latch Enable    | t <sub>CA</sub>  | 100 |     | _   | ns    |                          |
| ALE Pulse Width                        | t <sub>ALE</sub> | 100 | -   | _   | ns    |                          |
| Address Hold Time                      | t <sub>AH</sub>  | 40  | —   | -   | ns    |                          |
| Address Float to Output Enable         | t <sub>AO</sub>  | 20  |     | —   | ns    |                          |
| OE to Output Delay                     | t <sub>oe</sub>  | 10  | —   | 150 | ns    | $\overline{CE} = V_{IL}$ |
| Address — CE or OE to Output Tri-State | t <sub>TS</sub>  | 10  |     | 75  | ns    |                          |

## GENERAL





#### PROGRAM MODE (With Separate Address and Data Lines)

In this mode the ALE and WE inputs may be tied together. With a stable address and data word presented to the respective inputs of a selected device, the WE/ALE line is pulsed low to initiate a program cycle. The falling edge of WE/ALE latches the address

inputs and the rising edge latches the data inputs. After a delay (t<sub>DB</sub>), the RDY/BUSY output will go low and remain low for the duration of the programing cycle. All inputs to the ER5901 are disabled during a programing cycle. (See Figure 3.)

| Characteristics                   | Sym             | Min | Тур | Max | Units | Conditions             |
|-----------------------------------|-----------------|-----|-----|-----|-------|------------------------|
| Address Setup Time                | t <sub>AS</sub> | 50  | _   |     | ns    |                        |
| Chip Enable to Write Enable Delay | t <sub>cw</sub> | 100 |     | _   | ns    |                        |
| Data Setup Time                   | t <sub>DS</sub> | 0   |     |     | ns    |                        |
| Address Hold Time                 | t <sub>AH</sub> | 40  | —   |     | ns    |                        |
| Write Enable Pulse Width          | twe             | 0.1 | -   | 10  | μs    |                        |
| Data Hold Time                    | t <sub>DH</sub> | 40  | —   |     | ns    |                        |
| WE to CE Delay                    | t <sub>CH</sub> | 0   | —   | -   | ns    |                        |
| Status Delay                      | t <sub>DB</sub> | 10  | -   | 150 | ns    |                        |
| Status Low Time (Programing Time) | t <sub>PR</sub> | 20  |     | 100 | ms    | With min clock freq    |
|                                   |                 |     |     |     |       | as defined by TI input |
| Program Clock Frequency           | f <sub>PR</sub> | 10  | -   | 50  | KHz   |                        |

#### **PROGRAM MODE (Separate Address and Data Lines)**



## PROGRAM MODE (With Multiplexed Address and Data Lines)

The ALE line is pulsed high while the address to be altered is presented to lines  $A_0$  to  $A_6$  of the selected device. The fall of ALE latches the address into the ER5901, and the information on the

bus line is then changed to the data to be written into the EEPROM.  $\overline{WE}$  is pulsed low and the data is latched on its rising edge. After a delay (t<sub>DB</sub>), the RDY/ $\overline{BUSY}$  output will go low for the duration of the programing cycle. (See Figure 4.)

#### PROGRAM MODE (Multiplexed Address and Data Lines)

| Characteristics                     | Sym              | Min | Тур | Max | Units | Conditions             |
|-------------------------------------|------------------|-----|-----|-----|-------|------------------------|
| Address Setup Time                  | t <sub>AS</sub>  | 10  | _   |     | ns    |                        |
| Chip Enable to Address Latch Enable | t <sub>CA</sub>  | 100 |     |     | ns    |                        |
| ALE Pulse Width                     | t <sub>ALE</sub> | 100 | _   |     | ns    |                        |
| Address Hold Time                   | t <sub>AH</sub>  | 40  | -   | —   | ns    |                        |
| Data Setup Time                     | t <sub>DS</sub>  | 10  | _   |     | ns    |                        |
| WE Pulse Width                      | twe              | 0.1 | -   | 10  | μs    |                        |
| Data Hold Time                      | t <sub>DH</sub>  | 40  |     |     | ns    |                        |
| WE to CE Delay                      | t <sub>CH</sub>  | 0   | —   | —   | ns    |                        |
| Status Delay                        | t <sub>STA</sub> | 10  | _   | 150 | ns    |                        |
| Status Low Time (Programing Time)   | t <sub>PR</sub>  | 20  |     | 100 | ms    | With min clock freq    |
|                                     |                  |     |     |     |       | as defined by TI input |
| Program Clock Frequency             | f <sub>PR</sub>  | 10  |     | 50  | KHz   |                        |

GENERAL INSTRUMENT

## 4096 Bit Electrically Alterable Read Only Memory

#### FEATURES

- 1024 Word x 4 Bit Organization
- Latched Address and Data Inputs
- Word or Block Alterable
- 10 Year Data Storage for ER3400
- 1 Year Data Storage for ER3400IR at +85°C
- and ER3400HR at +95° C
- TTL Compatible with Pull-Up Resistors on Inputs
- Tri-State Outputs
- Read Access Time: 900ns max
- Write Time: 1ms Erase Time: 10ms
- 10<sup>9</sup> Read Cycles/Word Between Refreshes
- 10<sup>7</sup> Read Cycles/Word for ER3400IR and ER3400HR
- Two Extended Temperature Ranges

#### DESCRIPTION

The ER3400 is a 1024 x 4 bit fully decoded Electrically Alterable Read Only Memory fabricated in the General Instrument proven MNOS technology. Address, control and data inputs are latched on board the device thus releasing these lines during Erase and Write operations. Selection of one of the four modes of operation is made by setting the appropriate binary code on control lines CO and C1.  $\overrightarrow{CE}$  is used for chip selection and latching of address and control lines.  $\overrightarrow{WE}$  is used to sample and latch input data on D0-D3 during a Write operation.

Power sequencing protection circuitry is provided on the ER3400 to protect against the accidental alteration of data during power Up/Down. However, due to the unpredictable nature of power up and power down sequences in some systems, it is important to apply and remove the programing voltage V<sub>GG</sub> only when V<sub>SS</sub> and V<sub>DD</sub> are within their specified limits.

For applications requiring extended temperature ranges the ER3400I, ER3400IR and ER3400HR are available.

#### **RELATED APPLICATION NOTES**

- 1217 The ER3400: an easy to use 4K EAROM
- 1218 Interfacing the ER3400 to an eight bit microcomputer
- 1220 Generating EAROM programming voltages from a 5 volt supply
- 1210 Data retention testing of the ER3400

#### **PIN FUNCTIONS**

| Name            | Function                                                           |  |  |  |  |  |  |
|-----------------|--------------------------------------------------------------------|--|--|--|--|--|--|
| A0-A9           | 10-Bit Word Address                                                |  |  |  |  |  |  |
| D0-D3           | Data input and output pins                                         |  |  |  |  |  |  |
| CE              | Chip Enable. Chip selected when CE is pulsed to logic "0".         |  |  |  |  |  |  |
| C0, C1          | Mode Control Inputs                                                |  |  |  |  |  |  |
|                 | C0 C1                                                              |  |  |  |  |  |  |
|                 | 0 1 Block Erase Mode: erase operation performed on all words.      |  |  |  |  |  |  |
|                 | 1 Word Erase Mode: stored data is erased at addressed location.    |  |  |  |  |  |  |
|                 | 0 0 Read Mode: addressed data read after leading edge of CE pulse. |  |  |  |  |  |  |
|                 | 1 0 Write Mode: input data written at addressed location.          |  |  |  |  |  |  |
| WE              | Write Enable. Input data read when WE is pulsed to logic "0".      |  |  |  |  |  |  |
| V <sub>SS</sub> | Substrate supply. Normally at +5 volts.                            |  |  |  |  |  |  |
| V <sub>GI</sub> | Ground Input                                                       |  |  |  |  |  |  |
| V <sub>DD</sub> | Power Supply Input. Normally at -12 volts.                         |  |  |  |  |  |  |
| V <sub>GG</sub> | Power Supply Input. Normally at -30 volts.                         |  |  |  |  |  |  |



#### ELECTRICAL CHARACTERISTICS

### Maximum Ratings\*

All inputs and outputs except  $V_{GG}$  (with respect to  $V_{SS}$ )....-20V to +0.3V Storage temperature (without data retention) .....-65° C to +150° C Soldering temperature of leads (10 seconds) ......+300° C

#### Standard Condition (unless otherwise noted)

$$\begin{split} &V_{SS} = +5V \text{ to } \pm 5\% \\ &V_{DD} = -12V \pm 5\% \\ &V_{GG} = -30V \pm 5\% \\ &V_{GI} = GND \\ &Operating \text{ Temperature } (T_A) = 0^\circ\text{C to } +70^\circ\text{C (ER3400)} \\ &\quad -40^\circ\text{C to } +85^\circ\text{C (ER3400I/IR)} \\ &\quad -55^\circ\text{C to } +95^\circ\text{C (ER3400HR)} \end{split}$$

age to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

\* Exceeding these ratings could cause permanent dam-

|                                                                                                                                                                                                              |                                                                                             | ER3400                                                             |        |                                                    | ER3400                                                        | DIR/EF | R3400HR                                             |                         |                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|----------------------------------------------------|---------------------------------------------------------------|--------|-----------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                                                                                                                                                                               | Sym                                                                                         | Min                                                                | Тур    | Max                                                | Min                                                           | Тур    | Max                                                 | Unit                    | Conditions                                                                                                                                                                                                                      |
| DC CHARACTERISTICS                                                                                                                                                                                           |                                                                                             |                                                                    |        |                                                    |                                                               |        |                                                     |                         |                                                                                                                                                                                                                                 |
| Input Logic "1"<br>Input Logic "0"<br>Output Logic "1"<br>Output Logic "0"<br>Control Input Leakage<br>Data Input Leakage                                                                                    | Vih<br>Vil<br>Voh<br>Vol<br>Ilc<br>Ild                                                      | V <sub>ss</sub> -1.5<br>-10<br>V <sub>ss</sub> -1.5<br>-<br>-<br>- |        | V <sub>ss</sub> +0.15<br>0.8<br><br>0.4<br>2<br>10 | V <sub>SS</sub> -1<br>-10<br>V <sub>SS</sub> -1.5<br><br><br> |        | V <sub>ss</sub> +0.15<br>0.6<br><br>0.5<br>2<br>-10 | ν<br>ν<br>ν<br>μΑ<br>μΑ | $\begin{split} I_{OH} &= 2mA\\ I_{OL} &= 2mA\\ V_{ON} &= V_{SS} - 15 \text{ Volts}\\ V_{IN} &= V_{SS} - 15 \text{ Volts} \end{split}$                                                                                           |
| Power Supply Current<br>V <sub>DD</sub> Supply Current: Chip Selected<br>Chip De-Selected<br>V <sub>GG</sub> Supply Current: Write Mode<br>V <sub>SS</sub> Supply Current: Chip Selected<br>Chip De-Selected | I <sub>DD</sub><br>I <sub>DD</sub><br>I <sub>GG</sub><br>I <sub>SS</sub><br>I <sub>SS</sub> |                                                                    |        | -25<br>-12<br>-4<br>-31<br>-14.5                   |                                                               |        | -30<br>-15<br>-5<br>-37<br>-18                      | mA<br>mA<br>mA<br>mA    | $\begin{array}{l} V_{DD} = V_{SS} - 17 \ Volts \\ V_{DD} = V_{SS} - 17 \ Volts \\ V_{GG} = V_{SS} - 35 \ Volts \\ V_{GG} = V_{SS} - 17V, \ V_{GG} = V_{SS} - 35V \\ V_{GG} = V_{SS} - 17V, \ V_{GG} = V_{SS} - 35V \end{array}$ |
| AC CHARACTERISTICS<br>Input Capacitance—Control Inputs<br>Input Capacitance—Data Inputs                                                                                                                      | Cı<br>Co                                                                                    |                                                                    | 6<br>8 | 8<br>10                                            |                                                               | 6<br>8 | 8<br>10                                             | pf<br>pf                |                                                                                                                                                                                                                                 |

## GENERAL

ER3400 = ER3400I/IR = ER3400HR



|                               |                                | ER3400          |     | ER340           | DIR/HR | 1    |                                 |  |  |
|-------------------------------|--------------------------------|-----------------|-----|-----------------|--------|------|---------------------------------|--|--|
| Characteristics               | Sym                            | Min             | Max | Min             | Max    | Unit | Conditions                      |  |  |
| Read Cycle Time               | t <sub>CY</sub>                | 1700            | _   | 1750            | -      | ns   |                                 |  |  |
| Address and Control to CE     | t <sub>D1</sub>                | 100             | ·   | 100             | - 1    | ns   |                                 |  |  |
| Address and Control Hold Time | t <sub>D2</sub>                | 250             | _   | 350             | -      | ns   |                                 |  |  |
| CE Rise to Data Tri-State     | t <sub>D3</sub>                | 50              | 300 | 50              | 350    | ns   |                                 |  |  |
| CE High                       | t <sub>D4</sub>                | 700             | -   | 750             | - 1    | ns   |                                 |  |  |
| Access Time                   | t <sub>A</sub>                 | —               | 900 | -               | 1000   | ns   | Load = $2K + 100pf$ to $V_{SS}$ |  |  |
| CE Pulse Width                | t <sub>CE</sub>                | 1               | 50  | 1               | 50     | μs   |                                 |  |  |
| CE Rise, Fall Time            | t <sub>r</sub> ,t <sub>f</sub> | 10              | 100 | 10              | 100    | ns   |                                 |  |  |
| Number of Read Accesses per   |                                |                 |     |                 |        |      |                                 |  |  |
| Location Between Refresh      | N <sub>RA</sub>                | 10 <sup>9</sup> |     | 10 <sup>7</sup> |        | _    |                                 |  |  |

#### **READ OPERATION**

Address and control line inputs are latched on the falling edge of  $\overline{CE}$ . With control lines C0 and C1 both low a read cycle will be initiated. After the access time (t<sub>A</sub>) the data read will be output on

data lines D0-D3. CE must be held high for a minimum of 700ns between memory read cycles. To reduce power consumption the ER3400 may be operated with  $V_{GG}$  held at  $V_{SS}$  in the read mode.

ER3400 = ER3400I/IR = ER3400HR INSTRUMEN



|                               |                  | ER3400 |     | ER3400IR/HR |     |      |            |
|-------------------------------|------------------|--------|-----|-------------|-----|------|------------|
| Characteristics               | Sym              | Min    | Max | Min         | Max | Unit | Conditions |
| Address and Control to CE     | t <sub>D11</sub> | 100    |     | 100         |     | ns   |            |
| Address and Control Hold Time | t <sub>D12</sub> | 250    |     | 250         | _   | ns   |            |
| CE Rise to Data Tri-state     | t <sub>D3</sub>  | 50     | 300 | 50          | 350 | ns   |            |
| CE High (Dummy Read)          | t <sub>D5</sub>  | 1500   | -   | 1500        | -   | ns   |            |
| CE Pulse Width                | tCE              | 1      | 50  | 1 1         | 50  | μs   |            |
| Erase Time                    | t <sub>E</sub>   | 10     | 20  | 10          | 20  | ms   |            |

#### WORD ERASE OPERATION

An erase cycle is required prior to a write in order to precondition the memory cells to be written. A word erase operation erases only the four bits of the addressed memory location. The falling edge of CE latches the control inputs and the address of the word to be erased. The rising edge of CE in the erase mode signals the start of the erase cycle which produces a positive shift in the threshold of the selected MNOS memory transistors. An erase operation must be terminated by a dummy read operation. The dummy read need not occur on the same location as the preceding erase, therefore, the state of the address lines A0-A9 are immaterial during the dummy read cycle. Data output during a dummy read cycle is not valid data.

#### **BLOCK ERASE OPERATION**

A block erase operation erases all 4096 bits of memory to the "1" state, in all other respects the operation is identical to the word erase operation described above.

GENERAL INSTRUMENT

ER3400 = ER3400I/IR = ER3400HR



|                                  |                  | ER3400          |     | ER340           | DIR/HR |       |                        |
|----------------------------------|------------------|-----------------|-----|-----------------|--------|-------|------------------------|
| Characteristics                  | Sym              | Min             | Max | Min             | Max    | Unit  | Conditions             |
| Address and Control to CE        | t <sub>D11</sub> | 100             | _   | 100             |        | ns    |                        |
| Address and Control Hold Time    | t <sub>D12</sub> | 250             | —   | 350             | —      | ns    |                        |
| CE Fall to WE Fall Delay         | t <sub>D13</sub> | 0               | -   | 0               | -      | ns    | WE rise may overlap CE |
| WE Rise to CE Rise Delay         | t <sub>D14</sub> | -50             | -   | -100            | _      | ns    | rise by 50ns max       |
| Data Stable to WE                | t <sub>D15</sub> | 0               |     | 0               |        | ns    |                        |
| WE Rise to End of Data Stable    | t <sub>D16</sub> | 100             | _   | 100             | _      | ns    |                        |
| CE Pulse Width                   | t                | 1               | 50  | 1               | 50     | μs    |                        |
| WE Pulse Width                   | twe              | 500             | _   | 650             | _      | ns    |                        |
| Write Time                       | tw               | 1               | 2   | 1               | 2      | ms    |                        |
| CE Rise to Data Tri-State        | t <sub>D3</sub>  | 50              | 300 | 50              | 350    | ns    |                        |
| CE High (Dummy Read)             | t <sub>D5</sub>  | 1500            | -   | 1500            | -      | ns    |                        |
| Unpowered Data Storage Time      | ts               | 10              | -   | 1               |        | Years | See Note 1             |
| Number of Reprogramming Cycles   | Nw               | 10 <sup>3</sup> | _   | 10 <sup>3</sup> | · —    |       | See Note 1             |
| Number of Read Accesses/Location |                  |                 |     |                 |        |       |                        |
| between Refresh                  | N <sub>RA</sub>  | 10 <sup>9</sup> | _   | 10 <sup>9</sup> | —      | -     |                        |

NOTE 1: Does not imply end of useful life. See Write Operation for further information.

#### WRITE OPERATION

Control lines C0 and C1 along with address lines A0-A9 are latched on the falling edge of CE. Input data on D0-D3 is latched on the rising edge of WE. WE may be tied to CE for all operations, however, this separate latching allows the ER3400 to be used in certain systems where address and data busses are multiplexed. The writing of the selected memory transistors is initiated by the rising edge of CE. CE must remain high for the duration of the write time. A write operation can only be terminated by a dummy read. To avoid bus contention, the data lines must be tri-stated prior to initiating the dummy read cycle. The dummy read need not

occur on the same location as the previous write, therefore, address line A0-A9 may be allowed to change during the dummy read cycle.

The specification of 10 years non-volatile data retention after a minimum of 10<sup>3</sup> reprograming cycles is merely one point on the curve of retention versus reprograming cycles and does not imply a sudden cut-off or end of life. As the number of Erase/Write cycles per address increases, a gradual, logarithmic reduction in data retention capability occurs with 1 year of retention being a typical figure after 10<sup>4</sup> cycles.

#### **ELECTRICAL CHARACTERISTICS**

#### Maximum Ratings\*

| All inputs and outputs with respect to Ground | +6V to -0.3V |
|-----------------------------------------------|--------------|
| Storage temperature (unpowered and            |              |
| without data retention)65°                    | C to +150° C |
| Soldering temperature of leads (10 secs.)     | +300° C      |

Standard Conditions (unless otherwise noted)

 $V_{SS} = GND$ 

 $V_{CC} = +5V \pm 10\%$  Volts

Operating Temperature Ranges T<sub>A</sub>: 0°C to + 70°C (Commercial) -40°C to +85°C (Industrial) -55°C to + 125°C (Military)

#### **DC CHARACTERISTICS**

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

| Characteristics                | Sym | Min  | Тур | Max           | Units    | Conditions               |
|--------------------------------|-----|------|-----|---------------|----------|--------------------------|
| Input Logic "1"                | ViH | 2    |     | $V_{cc}$ +0.3 | v        |                          |
| Input Logic "0"                | V   | -0.1 |     | +0.8          | v        |                          |
| Output Logic "1"               | VOH | 2.4  | _   | Vcc           | v        | $I_{OU} = 400 \mu A$     |
| Output Logic "0"               | Voi | _    | _   | 0.4           | v        | $I_{01} = 1.6 \text{mA}$ |
| Input Leakage Current          | 1.  | _    | _   | 10            | μA       | $V_{\rm IN} = 5.25 V$    |
| Dutput Leakage Current         |     | _    | _   | 10            | μA       | $V_{OUT} = 5.25V$        |
| Power Supply Requirements      |     |      |     |               | <i>p</i> |                          |
| V <sub>CC</sub> Supply:        |     |      |     |               |          |                          |
| Chip Selected                  | lee | _    | 40  | 90            | mA       | $V_{cc} = +5.5V$         |
| Chip Deselected (Standby Mode) | lcc |      | 15  | 25            | mA       | $V_{cc} = +5.5V$         |
| Power Dissination              | 100 |      |     |               |          |                          |
| Chip Selected                  | P-  | _    | 200 | 450           | m\//     | $V_{} = +5.5V_{}$        |
| Chip Deselected (Standby Mode  | P   | _    | 75  | 125           | mW       | $V_{cc} = +5.5V$         |

#### AC CHARACTERISTICS

| Characteristics   | Sym            | Min | Тур | Max | Units | Conditions    |
|-------------------|----------------|-----|-----|-----|-------|---------------|
| Input Capacitance | C <sub>1</sub> | -   | 4   | 6   | pf    | $V_{IN} = 0V$ |

#### GENERAL INSTRUMENT ER5916A/B = ER5916IR = ER5916HR



#### **READ OPERATION**

The ER5916A and ER5916B have a two line control architecture to eliminate bus contention. They can be read within the device selection time, using the processor  $\overline{RD}$  signal connected to  $\overline{OE}$ . To initiate a read cycle, a valid address must appear on the  $A_0$  to

 $A_{10}$  inputs. The address is latched on the falling edge of  $\overline{CE}$  and the desired memory byte will be in internal register a short time (t<sub>CE</sub>) later.  $\overline{OE}$  must be brought low to transfer the data bits from the internal register to the data output lines D<sub>0</sub> to D<sub>7</sub>. Alternatively, if bus contention is not a problem,  $\overline{OE}$  may be tied low.

| Characteristics                                                  | Sym             | Min | Тур | Max | Units | Conditions                                       |
|------------------------------------------------------------------|-----------------|-----|-----|-----|-------|--------------------------------------------------|
| Address to Output Delay                                          | t <sub>A</sub>  | _   | 200 | 250 | ns    | Output Load: 1 TTL gate + C <sub>L</sub> = 100pf |
| CE to Output Delay                                               | t <sub>CE</sub> | —   | 200 | 250 | ns    |                                                  |
| Output Enable to Output Delay                                    | t <sub>OE</sub> | 10  | 50  | 75  | ns    | · ·                                              |
| Output Hold from Addresses, CE or OE<br>Whichever Occurred First | t <sub>DF</sub> | 20  |     | 100 | ns    |                                                  |

ER5916A/B = ER5916IR = ER5916HR

### GENERAL



#### PROGRAM MODE

No external latching, pre-erasing, or clock timing is needed. With a stable address and data word presented to the respective inputs of a selected device, the  $\overline{WE}$  line is pulsed low to initiate a programing cycle, which consists of an automatic 5ms (typ) erase followed by a 5ms (typ) write.  $\overline{OE}$  must be held high concurrent with the falling and rising edges of  $\overline{WE}$ . The falling edge of  $\overline{WE}$  latches the address inputs and the rising edge latches the data inputs. After a delay (t<sub>DB</sub>), the RDY/BUSY output will go low and

remain low for the duration of the programing cycle (t<sub>PR</sub>), indicating to the external processor that the ER5916B has entered the BUSY mode; all inputs are disabled when the RDY/ $\overline{BUSY}$  line is low. The ER5916A operates in an identical manner, and a time (t<sub>PR</sub>) must elapse before the beginning of another program, read, or block erase cycle. The ER5916A and ER5916B have on-chip data verification to ensure successful byte programing. This is achieved by comparing the data written to the cell with the data latched on chip during the write request.

| Characteristics             | Sym             | Min | Тур | Max  | Units | Conditions |
|-----------------------------|-----------------|-----|-----|------|-------|------------|
| Address to Write Setup Time | t <sub>AS</sub> | 20  |     | —    | ns    |            |
| Address Hold Time           | t <sub>AH</sub> | 50  |     | —    | ns    |            |
| CE to WE Setup Time         | t <sub>cs</sub> | 20  | 1   |      | ns    |            |
| CE Hold Time                | t <sub>cH</sub> | 50  |     | _    | ns    |            |
| WE Pulse Width              | t <sub>wP</sub> | 100 | 1   |      | ns    |            |
| Data Setup Time             | t <sub>DS</sub> | 50  |     | —    | ns    |            |
| Data Hold Time              | t <sub>DH</sub> | 20  |     |      | ns    |            |
| Time to Device Busy         | t <sub>DB</sub> |     |     | 75   | ns    |            |
| Internal Erase Time         | _               | _   | 5   | 37.5 | ms    |            |
| Internal Write Time         |                 |     | 5   | 37.5 | ms    |            |
| Programing Time             | t <sub>PR</sub> |     | 10  | 75   | ms    |            |



#### **BLOCK ERASE OPERATION**

No external latching or clock timing is needed. The  $\overline{CE}$  and  $\overline{WE}$  timing input requirements are identical to those required in the PROGRAM mode;  $\overline{OE}$  must be held low. The RDY/BUSY line goes low for the duration of the internal 5ms (typ) block erase cycle,

indicating to the host processor that the ER5916B has entered the BUSY mode. The ER5916A operates in an identical manner, and a time ( $t_{BE}$ ) must elapse before the beginning of another program or read cycle.

| Characteristics     | Sym             | Min | Тур | Max  | Units | Conditions |
|---------------------|-----------------|-----|-----|------|-------|------------|
| CE to WE Setup Time | t <sub>cs</sub> | 20  |     |      | ns    | •          |
| CE Hold Time        | t <sub>CH</sub> | 50  | —   |      | ns    |            |
| WE Pulse Width      | t <sub>wP</sub> | 100 |     | ·    | ns    |            |
| Time to Device Busy | t <sub>DB</sub> |     |     | 75   | ns    |            |
| Block Erase Time    | t <sub>BE</sub> |     | 5   | 37.5 | ms    |            |

## 4K N-Channel Non-Volatile Static RAM

#### FEATURES

- 512 x 8 Bit Organization, Fully Decoded RAM Overlaid Bit for Bit with Non-Volatile EEPROM
- Single +5V Power Supply
- 300ns RAM Cycle Time
- TTL Compatible
- Unlimited Data Recall
- 10<sup>4</sup> Store Cycles with 10 Year Data Retention
- Power Failure Protection

#### DESCRIPTION

The ER5304 is a high speed non-volatile Si-Gate RAM. The device contains 4K bits of memory organized as a conventional 4K static RAM overlaid bit-for-bit with a non-volatile 4K Electrically Erasable ROM (EEPROM). The device can be used as a conventional static RAM while the non-volatile data stored in the EEPROM remains unaffected. Non-volatile data can be transferred back and forth between the RAM and the EEPROM by simple STORE and ARRAY RECALL signals. During the lifetime of the device, data can be recalled from the EEPROM an unlimited number of times.

A single 5V supply is the only power source ever required for any function. High voltage pulses or supplies are never required. All inputs and outputs are TTL compatible with Tri-state outputs. The device cycle time for both read and write is 300ns.

The device is capable of protecting against data loss due to a power failure. One simple TTL signal saves the entire RAM contents. A non-volatile copy of all RAM data is internally stored in the EEPROM and can be recalled to the RAM when power returns. No battery backup is required.





#### GENERAL INSTRUMENT

#### ER5304

#### **ELECTRICAL CHARACTERISTICS**

#### Maximum Ratings\*

#### Standard Conditions (unless otherwise stated):

 $V_{SS}=GND$   $V_{CC}=5\pm5\%~Volts$  Operating Temperature  $T_A=-40^\circ\,C$  to  $+85^\circ\,C$ 

#### DC CHARACTERISTICS

\* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed.

| Characteristics                                                                                                                        | Sym                                                                                                            | Min                            | Мах                                            | Units                        | Conditions                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Power Supply Current<br>Output Leakage Current<br>Input Low Voltage<br>Input High Voltage<br>Output Low Voltage<br>Output High Voltage | I <sub>CC</sub><br>I <sub>LO</sub><br>V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>OL</sub><br>V <sub>OH</sub> | <br>-1<br>-0.3<br>2<br><br>2.4 | 60<br>+1<br>0.8<br>V <sub>CC</sub><br>0.4<br>- | mΑ<br>μΑ<br>V<br>V<br>V<br>V | All Inputs = 5.25V $D_{OUT}$ Open $T_A = 0^{\circ}C$<br>$V_{OUT} = GND$ to $V_{CC}$<br>$I_{OL} = 2.0mA$<br>$I_{OH} = 1mA$ |

#### **PIN FUNCTIONS**

| NAME            | FUNCTION                                    | PINS                          |        | WE   | STORE   |        |                  |
|-----------------|---------------------------------------------|-------------------------------|--------|------|---------|--------|------------------|
| A0-A8<br>D0-D7  | Address Lines<br>Data I/O                   | MODE                          | (13)   | (10) | (9)     | (11)   | (14-21)          |
| CS<br>WE        | Chip Select                                 | Deselected                    | 1      |      | Don't C |        | High 7           |
| ARRAY RECALL    | Transfers Data Stored in EEPROM             | RAM Write                     | o      | 0    |         |        | Data In          |
| STORE           | Back to RAM<br>Transfers Data from RAM into | RAM Read<br>EEPROM Store      | 0      | 1    | 1       | 1      | Data Out         |
| V <sub>cc</sub> | Non-Volatile EEPROM<br>+5 Volts             | (See Note 2)<br>EEPROM Recall | 0<br>0 | 1    | 0<br>1  | 1<br>0 | High Z<br>High Z |
| GND             | Ground                                      |                               | L      | L    | L       |        | L                |

#### NOTES:

1. Chip is deselected but may be automatically completing a store cycle.

 CS and STORE must be low only to initiate a store cycle, after which the cycle will continue to completion automatically (CS, STORE = X).



| Characteristics                   | Sym             | Min   | Тур | Max | Units | Conditions |
|-----------------------------------|-----------------|-------|-----|-----|-------|------------|
| Read Cycle Time                   | t <sub>BC</sub> | 300   | _   | _   | ns    |            |
| Access Time                       | t <sub>A</sub>  | -     | - 1 | 300 | ns    |            |
| Chip Select to Output Valid       | t <sub>co</sub> | 1 — · | - 1 | 200 | ns    |            |
| Output Hold from Address Change   | toH             | 50    | -   | _   | ns    |            |
| Chip Deselect to Output in High Z | t <sub>HZ</sub> | 10    | -   | 100 | ns    | 1          |



| Parameter                    | Sym             | Min | Тур | Max | Units | Conditions |
|------------------------------|-----------------|-----|-----|-----|-------|------------|
| Write Cycle Time             | twc             | 300 | _   | _   | ns    |            |
| Chip Select to End of Write  | t <sub>cw</sub> | 150 | _   | -   | ns    |            |
| Address to Write Set-up Time | t <sub>AW</sub> | 50  | -   | - 1 | ns    |            |
| Write Pulse Width            | twp             | 100 | - 1 | _   | ns    |            |
| Write Recovery Time          | twe             | 25  |     | - 1 | ns    |            |
| Data Valid to End of Write   | tow             | 100 | _   | L _ | ns    |            |
| Data Hold Time               | Тон             | 20  | -   | -   | ns    |            |

In read and Write modes the device operates as a conventional static RAM. The device is selected with a logic "0" level applied to the  $\overline{\text{CS}}$  pin. A logic "1" input on  $\overline{\text{WE}}$  selects the Read mode, a logic "0" selects the Write mode. Address lines must remain stable for

the duration of the Read or Write cycle. Data outputs are in the high impedance state whenever the Device is deselected or during a store or Array Recall Cycle.

| GENERAL       | ER5304 |
|---------------|--------|
| in ion to men |        |

A Store Cycle is initiated by applying two logic "0" level pulses to the STORE pin of a selected device. This causes all 4096 bits of data in the EEPROM to be modified to an exact copy of the current RAM data. The original data in the RAM remains valid. The  $\overline{WE}$ and  $\overline{ARRAY RECALL}$  inputs are inhibited during the store operation and the data outputs are Tri-stated. The inhibited inputs will be enabled upon completion of the Store Operation if the STORE input is high. Data stored in the EEPROM remains valid with or without power supplied to the ER5304.

To prevent an unintentional Store Cycle during power-up or power-down either the STORE or  $\overline{CS}$  input should be kept high by tying the input to V<sub>CC</sub> through a pull up resistor.



| Characteristics                           | Sym              | Min | Тур | Max | Units | Conditions |
|-------------------------------------------|------------------|-----|-----|-----|-------|------------|
| Store Cycle Time (t <sub>SPD</sub> = 5ms) | t <sub>stc</sub> | _   | _   | 10  | ms    |            |
| Store Pulse Width                         | t <sub>STP</sub> | 100 | _   | i — | ns    |            |
| Chip Select to End of Store               | t <sub>CST</sub> | 125 | _   | _   | ns    |            |
| Chip Select to Store Set-up Time          | toss             | 25  | -   |     | ns    |            |
| Store Second Pulse Delay Time             | t <sub>SPD</sub> | 5   | _   | -   | ms    |            |
| Store Reset Time                          | t <sub>SRS</sub> | 300 | -   | -   | ns    |            |



| Characteristics                   | Sym              | Min  | Тур  | Max | Units | Conditions |
|-----------------------------------|------------------|------|------|-----|-------|------------|
| Array Recall Cycle Time           | t <sub>BCC</sub> | 1500 | 1000 |     | ns    |            |
| Chip Select to End of Recall      | t <sub>CBC</sub> | 750  |      | _   | ns    |            |
| Recall Pulse Width                | t <sub>BCP</sub> | 750  |      |     | ns    |            |
| Chip Deselect to Output in High Z | t <sub>HZ</sub>  | 10   | _    | 100 | ns    |            |
| Recalled Data Access Time from    | }                | }    |      |     |       |            |
| End of Recall                     | t <sub>ARC</sub> | -    | -    | 600 | ns    |            |

The Array Recall Cycle reads the non-volatile data stored in the EEPROM and copies it back into the RAM. A logic "0" on the ARRAY RECALL input of a selected device will initiate a cycle that in a single operation will overwrite all 4096 bits of data in the RAM with the data from the EEPROM. The data in the EEPROM

remains unaltered. Once the EEPROM data is back in the RAM it can be accessed by normal RAM Read or Write cycles.

Data that has been stored properly in the non-volatile EEPROM of the ER5304 may be recalled an unlimited number of times during the lifetime of the device.



r - - 7



---





Bulletin 1215

# EAROM — The Electrically Word Alterable Memory for Permanent Storage

Morton Kalet Emyr Edwards

This application note is a reprint of the paper presented as part of the professional program of WESCON '80 in Anaheim, California — September, 1980. It presents a concise description of the MNOS technology, EAROM characteristics and some applications.

#### INTRODUCTION

In the area of non-volatile memory, currently available devices lend themselves well to different applications, but no one is ideally suited to all possible modes of use: Read Only Memories (ROM) require programming at the mask level during the manufacturing process and thereafter cannot be reprogrammed. Ultra Violet Erasable ROMs (EPROM) are difficult, costly and slow to reprogram while the new electrically reprogrammable ROMs (EEPROM), fabricated using floating gate technology, suffer from the drawback of having bulk erasing capabilities only.

A technology which has emerged as both mature and reliable is the Metal Nitride Oxide Semiconductor (MNOS) technology used in electrically alterable ROMs (EAROMs). EAROMs are nonvolatile, electrically reprogrammable in-circuit and word alterable allowing random accessing and reprogramming of any memory location without affecting the data stored at adjacent locations. These properties have allowed EAROMs to be used in many applications where no other single device could have performed the same task.

#### MNOS TECHNOLOGY

The normal MOSFET gate dielectric consists of a layer of dielectric material (usually silicon dioxide), 750-1000Å in thickness isolating the metal gate from the silicon substrate. To allow conduction between the source and drain terminals of the MOSFET, a sufficiently large negative potential must be applied to the gate, relative to the source, to induce inversion of the surface of the N-type substrate under the gate. The P-Channel thus formed allows conduction between source and drain, the potential at which conduction begins being defined as the threshold voltage, V, of the transistor. Thus,

$$|V_{GS}| < |V_t|, I_{DS} = 0$$

$$|V_{GS}| \ge |V_t|, I_{DS} = f (V_{GS}, V_{DS})$$

The exact relationships between parameters have been detailed in the literature (see references 1, 2), but are not of immediate relevance here. P-Channel devices have negative  $V_i$ s and N-Channel positive.



The gate structure of the device of Figure 1(a) has been modified to form a MNOS memory transistor in two ways:

- 1. the silicon dioxide layer has been replaced by a silicon nitride/silicon dioxide sandwich
- 2. the oxide of the center portion of the gate region has been thinned down to less than 100Å in thickness.

A useful schematic representation of this modified structure is the tri-gate model of Figure 1(b). The center transistor, numbered 2, exerts the controlling influence on the overall characteristics of the device. When used as a storage element, the threshold voltage of transistor 2 may be modified by tunneling a charge through its thin oxide layer to become stored in trap sites in the nitride.



#### **Erase Operation**

On application of a large positive potential (+25V) to the gate of an MNOS transistor relative to its substrate, the tunneling phenomenon results in a net negative charge stored in the nitride trap centers which manifests itself as a shift in V<sub>t</sub> of transistor 2 in the positive direction. Note that no change occurs in the thresholds of side transistors 1 and 3 since the oxide layers in these regions are too thick for charge tunneling to occur with the potential applied.

The erase operation described results in a V<sub>t</sub> for transistor 2 of approximately +1V, which places it into the depletion or "normally-on" mode. In order that conduction occur between source and drain, the gate voltage applied must be sufficiently negative to turn on all three portions of the device. However, since the center portion is normally conducting, the effective V<sub>t</sub> of an erased transistor, V<sub>E</sub>, is that of devices 1 and 3; approximately -3V as indicated in Figure 1(c). Saturation of the nitride charge traps occurs after erase times in the range of 10-100ms depending on circuit implementation.



#### Write Operation

Writing is the inverse of erasing. By reversing the polarity of the potential across the gate dielectric, a net positive charge is stored in the nitride with a correspondingly negative shift in  $V_1$  of transistor 2. The effective threshold will be that voltage (-12 to -14V) which will allow conduction through all three transistors (Figure 1(d)).



Data storage in an MNOS memory is accomplished by designating the written transistor voltage  $(V_w)$  a binary 1 or 0, and the erased transistor voltage  $(V_E)$  the opposite state. For purposes of explanation,  $V_w$  is arbitrarily defined as a 1 and  $V_E$  as a 0. Write times for available devices are 1-100ms.

#### **Read Operation**



Figure 2 represents graphically the I-V characteristics of the two states of a memory device,  $V_E$  and  $V_W$ . By applying, to the gate of a device, a reference voltage,  $V_M$ , set between  $V_E$  and  $V_W$ , its state may be determined by virtue of the fact that  $V_M$  will be sufficiently negative to overcome  $V_E$ , causing conduction in an erased transistor, but not negative enough to overcome  $V_W$ , leaving a written transistor in the off state. Therefore a stored '1' will present a high impedance to the sense amplifier and a stored '0' a low impedance.

#### MEMORY CHARACTERISTICS

Three parameters are peculiar to non-volatile memories and should be considered when characterizing their behavior. They are:

- 1. Retention-the length of time data may be stored.
- Endurance—the effect on retention of erase/write cycling.
  Read Disturb—the effect on retention of a large number of read cycles.

Of the three, retention and read disturb are non-destructive, whereas endurance has a cumulative, destructive effect, actually gradually destroying the ability of the nitride layer to hold charge.

#### 1) Retention

Analogously to a very good capacitor, charge de-trapping in the non-conductive nitride occurs in an exponential manner with the result that the initial thresholds,  $V_E$  and  $V_W$  decay linearly against the log of time as shown in Figure 3.

The end of life point for the stored data is the point at which a '1', or written threshold, can no longer be distinguished from a '0' by the sense amplifier. It should be understood that once this point is reached, rewriting the data will restore the thresholds to the initial, to value and the decay curve will be repeated.

Different devices have different end of life points depending on the internal cell structure employed. In a single transistor cell structure, each bit location in memory is represented by one MNOS transistor, while two transistors per bit are used in the two transistor cell structures. Each has advantages and disadvantages. High packing density is possible with the former, but retention time is a little less than in the latter case due to the need to be



able to detect an absolute level of threshold voltage (see Figure 3). The two transistor cell improves retention time since relative differences between  $V_w$  and  $V_E$ , not absolute values, must be detected, but this is achieved at the expense of packing density. A compromise solution is a structure which uses one reference device per word of memory. Differences are measured as for the two transistor cell, but packing density is not as good as in the single transistor arrangement.

#### 2) Endurance

Continual high voltage stressing of the nitride/oxide dielectric has a destructive effect on the charge holding properties of the nitride. Stressing occurs during erasing and writing when the 25V potential difference appears across the memory device. Its detrimental effect appears as a reduction in data retention time in the manner shown in Figure 4. As for retention, rewriting will restore the threshold voltages to the original,  $t_o$  levels. Retention time is reduced slightly with every reprogramming cycle, but in most cases, greater than 10 years' retention at 70° C is attained after several thousand cycles.



#### 3) Read Disturb

Reading is performed by applying V<sub>M</sub> (approx. -9V) to the memory gates, which act as a low energy write on erased transistors. The voltage is -9V as opposed to -25V during writing and is applied for microseconds rather than milliseconds, but the effect is the same with each read causing an immeasurable negative shift in V<sub>E</sub>. However, the cumulative effect of a large number of reads becomes significant enough, at some point to degrade V<sub>E</sub> to below its detectable level (> 10<sup>9</sup> reads). Again, the mechanism is non-destructive and rewriting restores V<sub>E</sub> to the original level.

#### 4) Temperature Effects

Since retention is a charge leakage phenomenon, increasing temperature has an increasingly detrimental effect on data storage time. The typical response is similar to that of endurance.

#### APPLICATIONS

The important characteristics of EAROMs are:

Non-volatility

In circuit, electrical reprogrammability

Word alterability

Ease of use and cost effectiveness in terms of cost per bit and reprogramming cost.

Some of these, or a combination of several have been responsible for the adoption of MNOS technology in a large number of different areas of application

Traditional uses have been in TV and Radio tuners where nonvolatility and electrical, word alterability are essential. A significant proportion of the EAROMs shipped by General Instrument in the last four years have been used successfully in this tough environment to hold tuning information, usually the digital equivalent of varactor tuning voltages or frequency divisors in phase locked loop systems.

EAROMs were also developed for security reasons for use in point of sales terminals and, more recently, have been used for the same reason in postage meters where thousands of dollars are at stake.

In many cases, the use of MNOS memory has eliminated the need for expensive service calls by field engineers as previously required for customizing terminal format features determined by arrays of DIP switches. EAROM replacement of the switches now allows formatting information to be modified by the user from the keyboard. A similar application is in PABX systems where, again non-volatility, in-circuit reprogrammability and word alterability are necessary.

Increasingly, EAROMs are being used in microprocessor and microcomputer applications to store program and data, very

often as non-volatile backup during power outage. Advancing technology, specifically the move from P-Channel to N-Channel will make these memory devices more readily microprocessor compatible by reducing access time, increasing the number of read accesses and minimizing cost through improved packing density.

New applications are being continually developed, particularly in the industrial control and automotive fields. An application where non-volatility is essential is in automobile odometers in which EAROMs have been used for long term storage of mileage.

In the industrial field, infrequently changed process parameters and process sequence steps are stored in EAROM, again making use of the easy, electrical and word reprogramming capabilities of the devices. The information may be altered from a keyboard by the operator at the site without the need for a service engineer visit.

In the military field, EAROMs have found application in critical areas such as missile control circuitry, flight recorders and crash recorders — in this case as a replacement for unreliable, mechanical tape units.

#### CONCLUSION

In conclusion, the MNOS technology is a mature one, which by its extensive implementation in many varied applications in the field has proven to be highly reliable as a non-volatile information storage medium. EAROM is the only non-volatile memory device type currently available, in quantity, which in addition to electrical, in-system reprogramming ability also offers word alterability — a feature which has made it feasible for use in many areas which no other device could serve as effectively.

#### REFERENCES

Penney, W. M. and Lau, L.; "MOS Integrated Circuits"; Van Nostrand Rheinhold, 1972.

Grove, A.S.; "Physics and Technology of Semiconductor Devices"; John Wiley & Sons, New York, 1967.

Hsia, Y.; "MNOS LSI Memory Device Data Retention Measurements & Projections"; IEEE Trans. on Electron Devices, Vol ED24, No. 5, May 1977.

White, M.H., Dzimianski, J.W. and Peckerar, M.; "Endurance of Thin-oxide Nonvolatile MNOS Memory Transistors"; Ibid. Schluermeyer, F.L., Young, C.R. and Sutton, W.; "Charge-Pumping Investigations on MNOS Structures"; Ibid.

Bulletin 1223

# New EEPROM Removes Separate Write/Erase Necessity

Morton L. Kalet Joseph J. Spadaro

Throughout the evolution of semiconductor memories, the primary goals have been higher density and higher speeds. The higher densities implied a greater number of bits per device at a lower price per bit, while the higher speeds were required to permit interfacing with the faster microprocessors appearing on the market. This paper will describe a memory device which takes advantage of improvements in density, not to obtain a larger memory, but to create an inexpensive small memory having an access time of less than 200ns and on-chip features permitting additional system cost savings. It also attains the speeds necessary to operate with today's microprocessors.

#### **MEMORY CLASSIFICATION**

In general, memories have fallen into two categories: Nonreprogramable memories, which are non-volatile, and reprogramable memories, which are volatile. The non-reprogramable memories are used in applications where permanent data, such as the series of instructions for the operation of a calculator or the rules of a TV game, is stored in a Read Only Memory (ROM). Reprogramable memories, on the other hand, are used in applications where data will be altered (such as the storage of the results of a number crunching operation in a calculator) and are defined as Random Access (read/write) Memories. This type of memory has suffered from a major disadvantage: the loss of data when power is removed. The introduction of the EAROM (Electrically Alterable Read Only Memory) in the 1970's combined the advantages of both of the above mentioned memory types, that is, a ROM which could have its data altered, electrically, within the operating system.

This now permitted the system architect to include a memory in his design which could store variable data and retain it during a power outage. The disadvantages of these devices, for some applications, were the slower access times (inherent in the original P-MOS technology), and the external high voltage power supply required. Additionally, since the erase/write times are several milliseconds, during which time the address and data must be present, the system basically remained in a wait state. An exception to this situation is the General Instrument ER3400, which has address, data and control mode latches.

The above disadvantages, however, have all been eliminated in the new SNOS (Silicon Gate Nitride Oxide Semiconductor) ER5901, which is organized as a 128 x 8 memory (see Figure 1) and has a typical read access time of less than 200 nanoseconds, on-board latches for address and data and operates from a single +5V power supply in all modes. In order to make the device more versatile, the chip has been designed to operate in either a multiplexed or non-multiplexed system environment.

Before describing the actual device operations, a short review of the technology will be presented.

#### SNOS THEORY

Basically, the data stored in any digital memory is represented by either a device or circuit which may be placed into either one of two states.

The original MNOS (Metal Nitride Oxide Semiconductor) transistor used in all EAROM products is a tri-gate structure shown in cross section in Figure 2a and the equivalent schematic representation shown in Figure 2b. The insulator between the metal gate and semiconductor is a dual dielectric made up of an oxide-nitride sandwich. Transistors 1 and 3, with oxide and nitride thicknesses of approximately 500 Å each, have non-variant threshold voltages of -3V. On the other hand, transistor 2, which has an oxide thickness of less than 50 Å, has a variable threshold which determines the effective threshold of the tri-gate transistor. This is due to the fact that all three transistors are of the

enhancement type and must be turned on to obtain conduction between source and drain. The variable threshold is dependent on whether there is a net negative or positive charge stored in the nitride. A stored negative charge moves the threshold voltage of transistor 2 in a positive direction and a stored positive charge moves it in a negative direction. The result of this charge storage on the effective threshold is shown in Figures 2c and 2d. The movement of charge takes place through the thin oxide region of transistor 2 by the Fowler-Nordheim mechanism and is dependent on the polarity of the high voltage (approximately  $\pm 25V$ ) applied to the gate. It should be pointed out that both thresholds (erased and written) vary only in magnitude. The I-V characteristic plots are shown in Figure 3, and it may be observed that by applying a voltage Vm, which has been optimally selected, one may interrogate the device to determine which logic state is being stored in the memory.







#### TECHNOLOGY ADVANCEMENT

As in the standard MOS processes, a speed and scaling advantage is obtained by using N-Channel Silicon Gate technology. The tighter design rules used in the layout of integrated circuits in this technology permit modifications to the cell structure with corresponding performance benefits. Figure 4 shows schematically the memory cell used in the ER5901. Transistor A is the actual memory transistor whose threshold varies with the charge stored in the nitride over its channel region. The cross section of this device is identical to region 2 in the tri-gate structure shown in Figure 2a, although the gate is polysilicon rather than metal. Applying a large negative or positive voltage to the gate will cause Fowler-Nordheim tunnelling to occur. A net positive or negative charge causes the device to remain in either the depletion or enhancement state, respectively. In order to isolate the memory transistors from each other select transistor B is placed in series allowing the addressing of the chosen memory device. Interrogation of the memory is accomplished by applying a positive voltage to all columns and the gates of the select transistors of the addressed row, while grounding the gates of the memory transistors. If the memory device is in the depletion mode, then the corresponding columns will be grounded through the two transistors in series, both of which are turned on. Should the memory device addressed be in the enhancement mode, then it will be turned off preventing a path to ground and thereby resulting in the column remaining at a positive voltage. The sense amplifiers, which are monitoring the columns, will react to the voltage conditions and output the proper logic levels.

A significant portion of the chip silicon is given to the DC to DC voltage generator, on-board address and data latches, counters and random logic in order to present this device as a stand-alone, non-volatile memory, easily interfaceable with existing microprocessor systems.

#### **ER5901 FEATURES**

This EEPROM has been developed with the user in mind, and the reader will quickly grasp the fact that the ER5901 may be accessed from the system bus with the simplicity of accessing a static RAM (see Figure 5).



The advanced ER5901 has the following features:

- 1024 Bits, Organized 128 x 8
- N-Channel Silicon Gate SNOS Technology
- +5 Volts Operation in All Modes
- Fully TTL Compatible Inputs and Outputs
- On-Chip Latching of Addresses and Data
- Self-Timed, Processor Transparent Programing Mode with STA Busy Signal
- Address and Data Buses May be Used Separately or Multiplexed
- CE and OE Inputs to Avoid Bus Contention
- Word Alterable
- Read Access Time of Less than 200ns
- 10 Years Data Retention Over the Temperature Range of -40° to +85° C
- 10,000 Programing Cycles Per Word

#### INTERNAL MEMORY MANAGEMENT

By virtue of the on-chip reprograming control and timing of the ER5901, a minimum amount of servicing is required from a host microprocessor.

The user may select one of four operating modes:

- 1. READ with separate address and data lines.
- 2. READ with multiplexed address and data lines.
- 3. PROGRAM with separate address and data lines.
- 4. PROGRAM with multiplexed address and data lines.

The correct sequence of events necessary for operation in each mode is as follows:

#### 1) READ Mode with Separate Address and Data Lines (See Fig. 6)

To initiate a read cycle a valid address must appear on the A0 to A6 inputs and remain there for the duration of the cycle because the address is not latched in this mode.  $\overline{CE}$  may then be brought low to select the device. The desired memory byte will be in internal registers a short time later and will appear on data lines D0-D7 after a time delay  $t_{OE}$  measured from the falling edge of  $\overline{OE}$ . Alternatively, if bus contention is not a problem,  $\overline{OE}$  may be tied low. The maximum read access time  $(T_A)$  is 200ns and data will remain valid until a logic level change occurs on  $\overline{CE}$ ,  $\overline{OE}$ , or an address line. In this mode of operation ALE and WE are held high and may be tied together.



of a selected device, the  $\overline{WE}/ALE$  is pulsed low to initiate a program cycle. The falling edge of  $\overline{WE}/ALE$  latches the address inputs and the rising edge latches the data inputs. After a delay  $t_{STA}$  the  $\overline{STA}$  output will go low and remain low for the duration of the programing cycle. All inputs to the ER5901 are disabled during the programing cycle.

#### 4) PROGRAM Mode with Multiplexed Address and Data Lines (See Fig. 9)

The ALE line is pulsed high while the address to be altered is presented to lines A0-A6 of the selected device. The fall of ALE latches the address into the ER5901, and the information on the bus lines is then changed to the data to be written into the EEPROM. WE is pulsed low and the data is latched on its rising edge. After a delay  $t_{STA}$ , the  $\overline{STA}$  output will go low and remain low for the duration of the programing cycle.

#### A GROWING FAMILY

The ER5901 was developed to satisfy a growing family of applications that require small (1K or less) user-programable nonvolatile memories which interface to a host microprocessor with a

| Pin         | Symbol          | Function                 | Comments                                                                                                  |
|-------------|-----------------|--------------------------|-----------------------------------------------------------------------------------------------------------|
| 1           | ALE             | Address Latch Enable     | Address inputs latched on negative edge. May be tied to WE when separate address and data lines are used. |
| 2-8         | A0-A6           | 7 Bit Address            |                                                                                                           |
| 9-11, 13-17 | D0-D7           | 8 Bit Data I/O           |                                                                                                           |
| 12          | V <sub>SS</sub> | Chip Ground Connection   |                                                                                                           |
| 18          | ČE              | Chip Enable Input        | Used for chip selection                                                                                   |
| 20          | ŌĒ              | Output Enable Input      | Gates data to output pins during a read cycle.                                                            |
| 21          | WE              | Write Enable Input       | Enables a reprograming cycle; input data latched on a positive edge.                                      |
| 22          | CLK             | Timing Inputs            | Defines clock frequency for reprograming. May be RC or external clock.                                    |
| 23          | STA             | Status Output            | Low when chip is in reprograming mode and cannot be accessed. High when in read mode.                     |
| 24          | V <sub>cc</sub> | +5 Volt Power Connection |                                                                                                           |

#### 2) READ Mode with Multiplexed Address and Data Lines (See Fig. 7)

The ALE line is pulsed high, while a valid address is presented to the A0-A6 inputs of a selected device. The address is latched into the ER5901 on the falling edge of ALE and in order to avoid bus contention these lines should be tri-stated prior to pulsing  $\overline{OE}$  low. After a delay t<sub>OE</sub> the selected byte will appear on lines D0-D7 until either  $\overline{OE}$  or  $\overline{CE}$  goes high.

#### 3) PROGRAM Mode with Separate Address and Data Lines (See Fig. 8)

In this mode the ALE and  $\overline{WE}$  inputs may be tied together. With a stable address and data word presented to the respective inputs

minimum of support hardware (see Figure 10). Such applications include DIP switch replacement in CRT terminals, look up table storage in frequently updated point-of-sale terminals (such as gasoline pumps), home appliances with programable duty cycles (washing machines), instruments which store their own calibration constants, electronic security systems, automobile odometers, etc. The advanced features of this device will no doubt lead to painless designs with enhanced system price/performance ratios. And, of course, both the host microprocessor and the memory designer will derive the same benefit from using the ER5901 — both will have more time to perform tasks!

#### REFERENCES

Grove, A.S.; "Physics and Technology of Semiconductor Devices"; John Wiley & Sons, New York, 1967.

Lenzlinger, M. and Snow, E.H.; "Fowler-Nordheim Tunnelling into Thermally Grown SiO<sub>2</sub>"; Journal of Applied Physics, January, 1969. Penny, W.M. and Lau, L.; "MOS Integrated Circuits"; Van Nostrand Rheinhold, 1972.

Hsia, Y.; "MNOS LSI Memory Device Data Retention Measurements & Projections"; IEEE Transactions on Electron Devices, Vol. ED24, No. 5, May, 1977.

White, M.H., Dzimianski, J.W. and Peckerar, M.; "Endurance of Thin-Oxide MNOS Memory Transistors"; Ibid.

Schluermeyer, F.L., Young, C.R. and Sutton, W.; "Charge-Pumping Investigations on MNOS Structures"; Ibid.

Kalet, M. and Edwards, J.E.; "New Developments in MNOS EAROMs"; Wescon Proceedings, September, 1981.

Kalet, M., Multani, J., Rajakanan, K. and Sass, A.; "N-Channel Process Increases Speed and Density of MNOS EEPROMs", <u>ELECTRONICS</u>, May 5, 1981, P. 152.






Bulletin 1202A

### The Role of Non-Volatile Memories in Consumer Electronics

Les Penner

The digital memory is, of course, a fundamental building block in modern electronic technology. Large scale integration has further increased its cost-effectiveness. A new type of memory, having fundamental properties differing from traditional memories, has the potential to make significant improvement in electronic devices used in the consumer field. The memory is called the EAROM, (Electronically-Alterable-Read-Only-Memory) and the property which is of significance is its non-volatility, its ability to retain information even when power is removed.

This application report was originally presented as a paper at the Chicago Spring Conference, 1977.

### TRADITIONAL DIGITAL MEMORIES

To explain with clear perspective the function of the **non-volatile** memory, it is necessary to first review the properties of traditional digital memories. There are basically two types, the ROM (Read Only Memory), and the RAM (Random Access Memory). The ROM is a memory which has a fixed data pattern. The pattern cannot be altered once built in, but the data is not lost when power is removed.

The RAM has no pattern built into it and is loaded (written) by the host system. In this device data is volatile. These traditional semiconductor memories presented the designer with the choice of non-volatility coupled with unalterable data or alterable data that is volatile. Actually some improvements have been made in recent years with PROM and EPROM devices whose properties are compared in Figure 1 with ROM and RAM devices. Both PROM and EPROM devices have been developed to partially fill the gap between the ROM and RAM, that is, to provide non-volatile storage with the ability to write in them at the user's discretion. There are limitations however. In the case of the fusable PROM, writing can only be done once after which the pattern is permanently set in the memory. While in the case of EPROM, the erasure is done en masse by ultraviolet light and writing is done by a special apparatus. This device can be erased and rewritten numerous times but the entire contents of the memory must be changed simultaneously and the unit must be removed from the equipment. You will notice that the EAROM can be erased and rewritten many times. This can be done on any limited portion (word) of the memory at a time without disturbing the rest of the data and it can be done by electronic signals within the system. In a sense the EAROM has all the versatility of reading and writing that the RAM has but has the non-volatile properties of the ROM.

| TYPE                       | NON-<br>VOLATILE? | PROGRAMMABLE?                                            | COMMENTS                                                                 |
|----------------------------|-------------------|----------------------------------------------------------|--------------------------------------------------------------------------|
| ROM                        | Yes               | No                                                       | Data Built in once<br>Fast Read<br>Cost Effective in<br>Large Quantities |
| RAM                        | No                | Yes                                                      | Fast Read                                                                |
| PROM<br>(Fusable<br>Links) | Yes               | Once - In the Field                                      | Fast Read<br>Cost Effective for<br>Small Quantities                      |
| EPROM                      | Yes               | Numerous times<br>in the Field but<br>outside the System | Not Word-Alterable<br>Bulk erased by<br>UV Light                         |
| EAROM                      | Yes               | Numerous Times<br>in the System                          | Word Alterable<br>Fast Read<br>Slow Write                                |

### Fig.1 COMPARISON OF MEMORY FEATURES

### **MNOS STRUCTURE**

The EAROM is fabricated by an MOS process called MNOS which stands for metal-nitride-oxide-silicon. The process is a refinement of the standard P-Channel nitride gate process, and in fact, the logic transistors surrounding and supporting the memory matrix itself, have conventional P-Channel nitride characteristics. The memory device, however, has a gate structure whose center has an extremely thin portion of oxide. This thin portion (on the order of 25 to 50 angstroms) is the key to the memory structure. This is illustrated in Figure 2.



When gate voltage is applied, extremely high field gradients appear across this thin oxide area. This field causes tunneling to take place which is a semipermanent transfer of charges. These charges move from the substrate to the interface between the nitride and oxide layers of the gate. The charge transfer only takes place when the field intensity is present. When the field is removed the charge does not leak off. When the gate electrode is made highly negative with respect to the substrate we call this polarity "writing". When the gate electrode is made highly positive with respect to the substrate we call this polarity "erasing". To achieve the strong fields necessary, a voltage on the order of 25V is required. This supply voltage is a necessary part of the system but it need be present only during alteration of data, not during reading or standby. There are also limitations to the number of times that writing and erasing can take place. Figure 3 shows the typical electrical characteristics of an EAROM memory.

Fig. 3 TYPICAL ELECTRICAL CHARACTERISTICS—MNOS LSI

### HOW TO USE IN CONSUMER PRODUCTS

In a general sense, there are three ways in which the EAROM device can be used to advantage in consumer products:

### 1. Stored data or information.

In this mode the EAROM can contain tables which may be varied from time to time, identification numbers, or subtotals.

#### 2. Current status.

In this mode the EAROM can be used to protect the system against power loss either intentional or accidental. Vital data can be stored in the EAROM; current status or mode can be stored; progress through a sequence can be remembered so that all this information can be restored to the system when power is eventually returned permitting the system to continue its sequence where it left off when power was interrupted.

#### 3. Store program for microcontroller.

The microcontroller is achieving widespread use. Characteristics of these devices are varied by their programs. When the program is stored in an EAROM the characteristics of the system can be altered by changing part or all of the program ROM.

### HOW TO MODIFY EAROM

The EAROM depending upon the nature of the data stored, would be loaded or modified at various points:

- 1. In some applications, the user of the end product updates the EAROM. For example, when the EAROM is used to store favorite stations in a tuning system, storage of that information is done by the listener when he updates his tuning buttons.
- The equipment manufacturer can update the EAROM. In systems where a unique identification code or serial number is to be loaded into each piece of equipment the manufacturer can load the EAROM.
- The system itself can update the EAROM. When used, for example, to protect against power outage, the equipment is constantly updating the EAROM with vital data.

### SOME EXAMPLES

Some specific examples of how to use the EAROM in this system are as follows:

#### 1. Protection against power outage either accidental or intentional.

This is becoming more important as electronic devices come to replace their electro-mechanical counterparts. In appliance timers and other similar applications, the electro-mechanical motor and cam-driven timer inherently has the ability to remember its current status when power is removed. Until now, the electronic analogy was achieved by keeping power on the electronic timer even when the main appliance was shut off, or by providing a battery backup. Both of these approaches have their obvious drawbacks.

#### 2. User programming of functions and buttons.

In this application, the user of the consumer product programs certain buttons to perform specific functions by teaching the machine in a set-up mode. The buttons then perform the desired function when called upon. The most well-known case is the five button selector of the automobile radio in which the listener sets up the five buttons to tune to his favorite stations when selected. The EAROM permits the electronic counterpart of this popular device to be produced.

#### 3. To "Curve-Fit" to varactor tuners.

With the advent of electronic tuning open-loop voltage synthesizer systems are becoming more popular because of their cost advantages. A varactor tuner, however, must be accompanied by a memory device with flexible programming capability since each varactor tuner differs from unit to unit, this must be set up either manually or automatically and stored in the non-volatile memory. Again this is the ideal component.

### 4. To store semipermanent tables and data.

Various applications exist in which it is desirable, to store for long periods of time, particular information but to also be able to alter that information from time to time. For example, in point-of-sale equipment, one would like to load in a tax rate or an identification code which might remain valid for long periods of time but one would like to modify that data with relative ease.

The EAROM has already found its way into numerous consumer applications; radio and TV tuning, point-of-sale equipment and calculators. In the near future, we can expect to see EAROMS entering into such systems as repertory dialers, message reminders, video games, utility meters and automobile odometers.

# The ER3400: An Easy to Use 4K EAROM

Gary Ritter Emyr Edwards

The ER3400 is the most sophisticated P-Channel EAROM available from General Instrument. Its easy usage makes it ideal for both microprocessorbased and random logic-based systems requiring either in-system or out of system programming.

### DESCRIPTION

The ER3400 is organized as 1024 — 4-bit words. Each word can be individually erased and reprogrammed or alternatively, the entire device can be erased. Selection of the four modes of operation, Read, Write, Word Erase and Bulk Erase, is by a 2-bit TTL level code entered on control lines C0 and C1. A Chip Enable is provided to allow bussing several chips together; it also acts as a strobe to load in address and control data. Finally, "Write Enable" input is used to strobe data in the ER3400 for writing.

### OPERATION

### Erase

To erase one word, C0 and C1 are set in the logic high state, and the desired address location is set. A negative excursion of Chip Enable ( $\overline{CE}$ ) loads in the address and control and initiates the Erase. To avoid tying up a microprocessor buss, this mode is latched on the falling edge of  $\overline{CE}$ . The Erase will continue while  $\overline{CE}$  is high.

When it is desired to erase the entire device, the operation is the same except that C0 is low while C1 is high.

A "Dummy" Read is required to end the Erase cycle.

### Write

The control code for write is C0 high, C1 low. The control word and address are strobed in via the  $\overline{CE}$ . Data is strobed in via the Write Enable ( $\overline{WE}$ ). The timing requirements for  $\overline{WE}$  are designed so that  $\overline{WE}$  may be generated by gating the Chip Enable and a Write signal.

As is the case with Erase, the control code and address are latched on the falling edge of  $\overline{CE}$ . Data is latched by the rising edge of  $\overline{WE}$ . As in Erase, a "Read" is required to end the Write.

### Read

To read out data, C0 and C1 are both held low and the desired address selected. Chip Enable strobes in the mode and address data and clocks out the data.

In all modes, when  $\overline{CE}$  is high the data input/outputs are in a high impedance state.

- C0 C1 Mode
- 0 1 Block Erase
- 1 1 Word Erase
- 0 0 Read
- 1 0 Write

In the WRITE and ERASE (both word and bulk) modes, data, addresses and the state of the control lines are loaded into internal registers within the ER3400 on the falling edge of the CE pulse and later cleared by a "Dummy READ" pulse on CE. Reliable operation of the EAROM requires that the maximum delay times given in the ER3400 data sheet for the WRITE and ERASE operations not be exceeded. Specifically, these are the times between the CE pulse initiating the ERASE or WRITE operation and the CE pulse for the "Dummy READ" terminating the cycle. Permanent damage may be done to the EAROM memory transistors if the "Dummy READ" is omitted or excessively delayed. In microprocessor based systems where the  $\overline{CE}$  pulse is software generated, care should be taken to avoid long delays before the CE "Dummy READ", and to avoid leaving the CE pulse low too long. Unreliable operation may also result if the maximum rise and fall times specified for the  $\overline{CE}$  and  $\overline{WE}$  pulses are exceeded.

### **Power Supplies**

The ER3400 contains internal power supply sensing circuits to insure that stored data cannot be lost due to power supplies being out of range thereby causing faulty WRITE or ERASE cycles. If a  $\overrightarrow{CE}$  pulse occurs while a power supply is not within specifications, the operation will become a READ independent of the external states of C1 and C0. Thus care should be taken that  $V_{SS}$ ,  $V_{DD}$  and  $V_{GG}$  are within specifications before each ERASE or WRITE, otherwise these operations may be replaced by READS.

The ER3400 may be operated in a read only power saving mode. If the V<sub>GG</sub> (-30 Volt) power supply is turned off and brought to V<sub>SS</sub>, data can be read from the EAROM. When V<sub>GG</sub> equals V<sub>SS</sub>, internal circuits create the memory reference voltage from V<sub>DD</sub>, the -12 Volt power supply. This saves approximately 100 milliwatts, and prevents any ERASE or WRITE.

In systems with CMOS and PMOS microprocessors, the ER3400 may be operated from +15 and -20 volt power supplies, instead of the usual +5, -12 and -30 volt power supplies. Operation in this mode is possible because of the very high MOS input impedances. Tie V<sub>SS</sub> to +15 ±5% Volts and both V<sub>DD</sub> and V<sub>G1</sub> to ground. With V<sub>GG</sub> at -20 Volts, ERASE, WRITE and READ modes are functioning. With V<sub>GG</sub> at +15 Volts, the ER3400 is in the power saving READ mode. The READ data access time will be increased by 10% whenever V<sub>SS</sub>-V<sub>DD</sub> equals 15 Volts.

### SUGGESTED CIRCUIT

A programmer using CMOS is illustrated in Figure 2. A CMOS 14 stage divider is the main timing source, eliminating the need of one shots for generating the Read, Write and Erase times. The dual D-type, U2, generates the Dummy Read required to terminate a Write or Erase operation. If a visual display is desired a CD4042 Quad latch may be added. If this is done, the latch input of the chip should be tied to the Chip Enable line. This will hold the read data for display.

Figure 1 shows the timing of the signals produced by the circuit of Figure 2. With a 1MHz input clock, a Read occurs every 1.1ms. The Write time is also 1.1ms and the erase is 17 ms. Flip-flop 4013D changes state with every cycle causing alternate cycles to be "dummy READS," by forcing  $C_0$  and  $C_1$  to be low.

The high input impedance of the ER3400 and associated CMOS circuitry eliminates the need for a bi-directional bus driver on the data lines.





### Data Retention Testing of ER3400

Michael French Emyr Edwards

GI non-volatile Electrically Alterable Read Only Memories, EAROMs, have their data retention guaranteed for ten years. Data retention can be measured by a simple non-destructive analog test. This testing can be performed by customer incoming inspection to verify good parts or by engineers to measure the effects of varying parameters on data retention. Volatility testing is already being used by several large EAROM customers for routine incoming inspection. Data is stored in EAROMs by trapping charge within the silicon and nitride gate insulators of the MNOS transistors. For a detailed explanation, see the "Technology" article in EAROM application note Bulletin #1215.

Data Retention (volatility) measurements consist of measuring the amount of charge stored on a transistor's gate and its rate of decay. The decay of trapped charge is analogous to charge leakage from a high quality capacitor. The amount of charge stored depends on how well it was written, while the rate of decay depends on temperature, the number of Erase/Write cycles (this is termed "Endurance"), and process variations. As in a capacitor, the rate of charge decay is constant with respect to the log of time. This means that the charge loss, measured by a change in voltage threshold, is constant for each decade of time. By measuring this rate of change over the first ten hours, the user knows what it will be between 1000 and 10,000 hours, or between 10,000 and 100,000 hours, since the rate of change is constant for all decades of time.

Data is stored in the EAROM by writing high and low threshold states into the individual MNOS memory transistors. Data retention fails when the EAROM can no longer accurately read back the written data. This occurs when the charge has decayed to a point where the high and low threshold states are no longer distinguishable. Data retention times are measured by first writing the memory, reading the MNOS transistor's threshold, waiting a short time and reading the threshold again. How long to wait depends on the required accuracy and the sophistication of test equipment. General Instrument does a 100% 24 hour READ-only test on all ER3400's.

The data thresholds can be measured by varying the memory reference voltage (the voltage applied to the MNOS transistor gate) while continuously reading the part. As long as the part continues to read data correctly, the threshold has not been reached. The value of the reference voltage which causes the part to read inaccurately is the threshold. As shown in figure 1, there are two thresholds. The low, or "erased" threshold, remains approximately constant with time, as shown. The high, or "written" threshold, decays exponentially with time (thus the rate of decay is constant per decade of time) and is a function of the following variables:



Fig. 1 TYPICAL DATA RETENTION CURVES

a. Number of ERASE and WRITE cycles. There is a gradual, logarithmic increase in charge decay rate with number of erase/write cycles. At some number of cycles, the change will have become significant enough to reduce data retention time to less than 10 years. This number is always greater than 10<sup>3</sup>. Degradation of the retention time continues beyond 10<sup>9</sup> cycles but is typically still greater than 1 year after 10<sup>4</sup> cycles.

- b. Duration of ERASE and WRITE cycles. Long erase/write operations degrade a part's life due to the increased voltage stressing of the nitride/oxide gate dielectric of the MNOS transistors.
- c. Temperatures above 70° C reduce the time a part will retain data. Higher temperatures increase charge leakage and cause MOS transistor voltage thresholds to shift.
- d. Process variations also effect the high threshold. The ER3400 specification calls for ten year data retention. The 24 hour data volatility test guarantees that every EAROM will store data for at least that long. In fact, most EAROMs, due to processing variations, are far better and will retain data much longer. When measuring the written thresholds on ER3400 EAROM's, most parts show no detectable written threshold for the first 24 hours. The 24 hour volatility test, which is done on 100% of ER3400s, tests that the written threshold is above a certain level by reading all addresses with the voltage reference externally offset to simulate a ten year life.

### Measuring Memory Cell Thresholds on the ER3400

To actually measure the threshold of all or selected memory locations do the following:

- 1. First measure the voltage reference on C1 (pin 8) by making C0 (pin 7) equal to -28 volts, V<sub>GG</sub>.
- 2. Set  $V_{GG}$  (pin 1) equal to the nominal reference voltage and read the ER3400. A minimum of 50 read cycles is required before data will be valid. Note that this is necessary only in test mode, not for normal operation of the EAROM.
- While reading continuously, vary V<sub>GG</sub> (the reference voltage for test purposes) more positive. The difference between the nominal reference voltage and the (low) threshold of first failure should be at least 0.5 Volts.
- 4. Now vary  $V_{GG}$  more negative. The part should read correctly until the externally supplied reference voltage equals the written (high) threshold. At this value the Read data will be inaccurate.
- Repeated testing, without rewriting the EAROM, will show a constant value of low threshold and a time varying high threshold.
- 6. It is suggested that readings not be taken earlier than 1 hour after writing the part. The reason for this is that accurate measurements of threshold are time consuming, and for times less than 1 hour, there may be significant errors in time duration measurements.
- The General Instrument 24 hour "Read-only" test uses voltage windows for written and erased thresholds calculated, in conjunction with empirically determined threshold decay slopes, to extrapolate out to a retention time greater than 10 years.

### Interfacing the ER3400 to an Eight Bit Microcomputer

Gary Ritter

This application note describes how to interface and control two ER3400 EAROMs with a PIC1650 microcomputer. The ER3400 is a reliable 4K EAROM available from General Instrument which is organized as 1K x 4 bits. To obtain an eight bit data word with a minimum of I/O lines and no additional hardware, the two 1K x 4 bit EAROMs are connected in parallel and accessed simultaneously. In addition to creating an 8 bit data word, this effectively cuts Erase and Write times in half. This subroutine generates all the control signals and timing necessary to exercise the ER3400 EAROMs in any of their four modes of operation (i.e., Read, Block Erase, Word Erase, Word Write). In addition, an automatic Erase Write cycle can be executed by the subroutine.

The schematic for interfacing the two ER3400 EAROMs to the PIC1650 microcomputer is shown in Figure 1. The ten address lines and three control lines are shared by the two ER3400s and are directly connected to the PIC I/O ports without any additional hardware interface. The eight EAROM data lines are also connected directly to a PIC I/O port. The Write Enable signal  $\overline{WE}$ , although useful in certain applications, is not needed in this design and is therefore tied to  $\overline{CE}$ .

Prior to the execution of this subroutine, the users program sets the EAROM address to be accessed into file registers ADDR1 and ADDR2. If a Write operation is to be performed, the data to be written must be stored in the file register DATA. After a read operation, this register will contain the data read from the EAROMs.

### **Read Operation**

With the EAROM address in the file registers, the user program need only execute one command, "CALL READ". This will cause the subroutine to be entered at Line 60. The control lines will be set to the read mode and the address lines will be output on I/O registers RA and RD. The CE line is next pulsed and the 8 bits of EAROM data are read in on RB and then stored in file register DATA. The subroutine then returns to the next command in the users program.

### **Reprogram Operation**

Execution of a "CALL REPGM" command will enter the subroutine at Line 50. The subroutine uses bit 3 in file register ADDR2 as a flag bit to keep track of the Erase/Write cycle. The address contained in ADDR1 and ADDR2 will be output and the control lines set to the Word Erase mode. After the CE line is pulsed to start the operation, the Erase time loop will be executed. After 12ms the subroutine will generate a dummy read cycle to terminate the Erase operation. The data to be written is then output on the RB port and the control lines are set to Word Write mode. CE is pulsed and the Write time loop is executed for 1ms. A final dummy read cycle is then generated to end the Write operation and the subroutine returns control to the users program. The contents of file register DATA are undisturbed as is the address in ADDR1 and ADDR2. Bit 3 of ADDR2, however, has been set to Zero.

#### **Block Erase**

The subroutine is entered at Line 23 via a CALL BE command. This will cause the entire contents of the EAROMs to be erased to the "1" state. Address and data register contents are not considered in this operation. A dummy read cycle is automatically generated after 1ms to end the Erase operation and return control to the users program.

### Word Erase

The subroutine is entered at Line 46 by means of a CALL WE command. The operation is similar to the Block Erase except that only one word, the one indicated by the contents of ADDR1 and ADDR2, will be erased.

### Word Write

A word which has been previously erased via a Block or Word Erase may be written with the contents of register DATA. A CALL WRITE command will cause the subroutine to be entered at Line 35. Address and data will be output on the I/O lines and the control lines will be set to the Word Write mode. After execution of the Write Time loop, a dummy read is generated to end the Write cycle and control will be returned to the users program. Bit 3 of ADDR2 will be set to Zero upon exiting this subroutine.

### Expanding to 16K

With an additional address line, an inverter and two OR gates this subroutine is capable of controlling 4 ER3400 EAROMs for a total of 16K bits. The two additional EAROMs are wired in parallel with the first two devices except for the  $\overline{CE}$  line which is now gated with address line  $A_{in}$  as shown in Figure 2.



........................ 2 : • ER3400 TO PIC 1650 .
INTERFACE SUBROUTINE . 3 . . Ē .... 6 000005 PA 140 -47 AUDRESS OUTPUT LINES 5 8 FOU FAU =A7 ADDRESS OUTPUT LINES TRITS 0 = 7 AATA IO LINES TRITS 0=1 = ADDRESS LINES A84A9 PITS 4=5 = CONTROL LINES C0+C1 PIT7 = CE\* EQU 98 000010 PD in 10 11 10ATA REGISTERS 12 13 RITS D-7 = ANDRESS BITS AN-A7 RITS D-1 = ANDRESS RITS AA.49 RIT 3 = DEPROGRAM FLAG (CONTROLLED RY SUBROUTINE) WILL  $\Psi = 0$  UPON EXITING SUBROUTINF RITS D-7 = CAROH DATA USED TO GENERART FINING FOR ERASF AND WRITE OPERATIONS 000011 000012 15 ADDR 2 FOU 12 16 17 000013 13 14 DATA EQU 19 TEMPI FOU 2 n 000015 TEMP2 FOU 15 21 ٠ 22 ; ; TIMER SURROUTINE ;VRITE TIME IS CONTROLED BY LITERAL AT LOCATION O AND 2 ;FRASE TIME IS CONTROLED BY LITERAL AT LOCATION 5 24 25 24 000000 06001 WTINE WRITE TIME (1 MS) MOVIN 000001 00055 000002 06114 27 HOVWE TEMP2 29 MOVIW 114 TEHP1 000003 00054 29 MOVVE 000004 05097 00005 04004 GOTO MOVEN WAIT 30 ETIME ERASE TIME (12MS) TEMP2 000006 00055 MOVWE TEMP2 DECEST TEMP1 32 33 WATT 000010 05007 GOTO WAIT DECEST TEMP2 34 000012 05037 000012 05037 000013 04001 35 36 SOTO WAIT RETLY 1 TIME IS UP 38 30 ADDRESS OUTPUT SUBROUTINE 000014 01012 4 n ADDOUT MOVE ADOR2.W ANDLW SET CONTROL LINES TO READ MODE 41 ¥ " 0 F " 42 000016 06600 ¥"80" HOLD CE+ HIGH HOLD CE+ HIGH HOUTPUT 48.49 ON RDO.1 1081 4 4 1 MOVWE RD 000021 00045 000022 04001 44 MOVE ADDR1.W 45 MOVINE 0 . OUTPUT AD-A7 ON RA 46 RETLW 47 ٠ 4 p 4 9 ..... FNTRY 000023 06240 ΡF MOVEN 50 000024 00050 MOVWE 80 80.7 SET CONTROL LINES TO BLOCK ERASE MODE 51 52 000026 02750 ASE RD.7 FTIME CALL 54 TAUTOMATIC PU-HY READ 55 000030 04414 DREAD ADDOUT CALL 000031 02350 000032 02750 000033 03552 000034 04001 56 RCF PULSE CE 20.7 57 RD.7 5 B IST HALF OF E/W CYCLE ? IRETURN TO USERS PROGRAM ATESS ADDR 2 . 3 59 RETLY . 6 ŋ 6 1 62 63 64 000035 04414 WRITE CALL ADDOUT ADDR2,3 DATA.W BCF CLEAR REPROGRAM FLAG 000037 01013 65 HOVE 66 67 MOVWE 0.0 SET CO 000040 00046 000041 02610 000042 02350 000043 02750 000044 04400 000045 05030 RD,4 ٩SF 68 BCF RD.7 PULSE CF RSF 69 CALL 70 WTIME 71 DREAD 72 . \*\*\*\*\* FNTRY DOINT FOR WORD ERASE \*\*\*\*\* 74 000046 02152 75 we BCF 4D082,3 SET REPROGRAM FLAG LOW 76 6010 FRASE 77 ..... ENTRY DOINT FOR REPROGRAM CYCLE \*\*\*\*\* 7 A 7 9 000050 02552 REPON ASF 40082.3 ISET FLAG FOR ERASE/WRITE CYCLE 000051 04414 80 FRASE CALL ADDOUT 000052 04260 000053 00450 000054 02350 HOVLW 8 i 8 2 X#80# PD SET CO AND CL HIGH RD.7 83 RCF PULSE CF 000055 02350 000055 02750 000056 04405 000057 05030 84 85 RSF RD.7 ETIME CALL 86 87 GOTO DREAD ; 88 89 ----- ENTRY POINT FOR READ -----90 000060 04414 000061 06377 READ CALL ADDOUT 91 X+FF+ MOVLW 92 93 000062 00046 MOVWE 88 RD.7 PULSE CE' 000064 01006 00065 00053 00066 02750 000067 04001 94 95 MOVE RR.W READ FAROM NATA MOVWE 96 97 SET CE\* FRETURN TO USERS PROGRAM RSF PD.7 RETLW 1

### A Voltage Switching Circuit for the ER2810

Gary Ritter Emyr Edwards

Popular due to its high bit density and low cost, the ER2810 electrically erasable read only memory requires switching of voltages on various pins to control the mode of operation. The circuit described is a simple, low-cost means of providing this control. Only two control signals are required — Erase and Write. These provide the three modes of operation, Erase, Write and Read, as shown in Table 1. These two inputs are TTL compatible.

The circuit shown also buffers and level shifts a TTL level clock to provide the proper operating voltage levels.

The 2K pull-up resistors shown on the  $\overline{E}$  and  $\overline{W}$  inputs are also necessary when mechanically switching the inputs. When driving with TTL, these resistors may be omitted.

TABLE 1

| INPUT |    | MODE  | OUTPUTS TO ER2810 |         |                            |                            |                             |                            |  |
|-------|----|-------|-------------------|---------|----------------------------|----------------------------|-----------------------------|----------------------------|--|
| w     | Ē  |       | φ1<br>(PIN 1)     | (PIN 9) | V <sub>R</sub><br>(PIN 10) | V <sub>M</sub><br>(PIN 23) | V <sub>DD</sub><br>(PIN 24) | V <sub>EE</sub><br>(PIN 4) |  |
| +5    | +5 | READ  | +5 to14           | +5      | -14                        | -5                         | -14                         | +5                         |  |
| +5    | 0  | ERASE | +5                | -5      | +5                         | +5                         | +5                          | 23                         |  |
| 0     | +5 | WRITE | +5 to -23         | -5      | +5                         | -23                        | -23                         | +5                         |  |
| 0     | 0  | NOT   |                   |         |                            |                            |                             |                            |  |
|       |    | USED  |                   |         |                            |                            |                             |                            |  |



## Generating EAROM Programming Voltages from a 5 Volt Supply

Gary Ritter

Most EAROMs and EEPROMs require relatively high voltages for erase and write operations. This application note describes a low cost DC to DC converter circuit capable of generating this voltage from a +5 volt power supply. A problem frequently encountered by EAROM users is the need for a power supply capable of delivering the relatively high voltage necessary when erasing and writing the device.

This simple, low cost DC to DC converter fills that need. Operating from a standard +5V power supply, the circuit as shown in Fig. 1 will deliver -30V at 8mÅ.

The circuit itself consists of two switching transistors which form a 50kHz oscillator. This signal is then applied to the output driver, which must be a high gain transistor to ensure sufficient output current. The 820µh choke coil in the collector circuit of the output driver produces high voltage pulses which are then regulated by the zener diode. Other negative voltages can be produced simply by substituting the corresponding zener diode. To obtain a positive output voltage reverse the polarity of the zener and the two switching diodes.

As one ER3400 EAROM needs only 4mA, this circuit is able to drive two devices in parallel, thus making the ER3400 a viable solution to many applications which require an eight bit data word. The circuit is also capable of driving one ER1451 or one ER1400. Should higher output currents be required, moderately priced DC to DC converters are available commercially.



# Electronic Digital Lock

Peter Rush and Brian Cayton

Illustrating a typical EAROM application, the digital lock described in this application note uses the ER2051 to store 4 different lock "combinations." This application provides data storage without power as well as easy reprogramming.

### INTRODUCTION

The EAROM is a memory device which can retain information without any power being required. To that extent it is like a Read Only Memory. Unlike a ROM or PROM, however, the stored information can be erased and replaced with new information by the supply of electrical signals to the device. To this extent it is like a Random Access Memory.

The unique feature of electrical Read/Write capability, along with zero-power retention of data has major implications in the security industry as well as elsewhere. The diagram shows a demonstration of a new kind of electronic lock that

- 1) "Opens" when the correct 8 digit code is entered on a keyboard
- 2) Locks out if incorrect code is entered
- 3) Runs off a standard 9 V dry battery
- 4) Uses zero power when not keying-in
- 5) Contains no internal rechargeable battery
- 6) Has 4 different codes that will "open" the lock
- 7) Has one of these codes which additionally gives master access to a "programming" mode
- Has a "programming" mode which allows any one or all of the 4 different codes to be changed, *including the master code*.

Some existing locks have some of these features, none can have all, since if the lock is PROM based, then there can be no "programming" mode (a PROM needs 5 mins of ultraviolet light to erase it, not an electrical impulse). If the lock is RAM based, then some standby power will always be needed, eg: from an internal rechargeable battery and mains supply.

Of course the features indicated are largely dependent on the logic surrounding the EAROM and can be designed to meet individual requirements.

In particular, a lock without the 4 number access (i.e. one only) and with a switch to achieve programmability instead of a "master" code, would use much less peripheral logic. A coded keyboard would also achieve reductions. The diagram shows a breadboarded circuit which could be changed and improved in many ways to meet a particular need.

### CIRCUIT DESCRIPTION

The programming control circuit is similar to that shown in Figure 1, with the key difference that this circuit does not simultaneously generate timing signals for erase, write and read. Rather, the basic timing source, IC1, is slowed down during write and erase to provide the required timing.

All power is drawn from a single nine volt battery. To conserve power, no current is drawn unless a key is depressed, turning on Q3. All logic is supplied from the nine volt battery through Q3, the ER2051 is powered from a DC inverter also switched by Q3.

IC1, the master oscillator, in conjunction with IC2, provides the basic timing. IC3 scans through a set of eight addresses (for an eight digit combination). The most significant address Bits, A3 and A4, are encoded from the key switches, allowing a choice of four "combinations" that will open the lock. The "Master" combination in addition places the lock in the program mode, to allow changing any of the combinations. An incorrect entry locks out the output relay until a power on reset occurs. Since Q1, Q2 together with the 4.7 capacitor provide a 15-20 second power store, an incorrect combination must be followed by a twenty second wait before a new combination may be entered.

### OPERATION

To program initially: Press the "FP" switch (normally hidden in the door). This places the lock in the program mode. Load in the master program, consisting of a "0" followed by an eight digit combination. All subsequent entries of the master code will open the lock and place the lock into the program mode.

To program non-master codes: Enter the master code to place the lock in the program mode. Enter either a 1, 2 or 3 followed by the combination. Three non-master codes may be stored.

To open lock. Key in one of the four combinations. In the event that an incorrect combination is entered, wait 20 seconds, before re-entering the combination. A combination must be preceded by the appropriate key number, either 0, 1, 2 or 3.



### ER1400 — Measuring Data Retention Times

Emyr Edwards

A major advantage of some General Instrument MNOS memories over other non-volatile memory types is the capability they offer to the user of measuring memory threshold voltages and, hence predicting retention times. This application note is intended to describe, in detail, how to take advantage of this built in capability for General Instrument's ER1400 serial Electrically Alterable Read Only Memory.

### INTRODUCTION

General Instrument Electrically Alterable Read Only Memories (EAROMs) are based on the P-Channel Metal Nitride Oxide Semiconductor (MNOS) transistor. Charge injected from the silicon substrate by the application of a tunnelling voltage of approximately 30V to the gate is trapped and stored in the Nitride/Oxide interface. A detailed description and explanation of MNOS transistor action appears in another Application Note, Bulletin No. 1201A. Stored positive charge has the effect of making the transistor threshold more negative giving rise to the state known as the WRITTEN state. Conversely, stored negative charge causes a positive shift in threshold, placing the device in the ERASED state.

In much the same way as leakage of charge from a capacitor, the stored charge in a MNOS device decays linearly as a function of log (Time) as shown in the typical Data Retention (Volatility) curves of Fig. 1.  $V_M$  is an internally generated reference voltage set at a point between the two thresholds. This  $V_M$ , when applied to a MNOS gate, is sufficiently negative to overcome an erased threshold causing flow of current between Drain and Source of an erased transistor, but is more positive than the written threshold so that no conduction occurs in a written transistor. In the ER1400, a written location corresponds to a data logic '0' at the Input/Output port.

At some point in time the written and/or erased windows (defined as the difference between the written or erased threshold and  $V_M$ -see Fig. 1) will collapse to a level which is no longer detectable by the on-chip sensing circuitry and erroneous data will appear at the Data Output.

A number of factors affect the initial thresholds and the decay rates of memory transistors:

(a) Number of Erase and Write cycles per address location.

(b) Duration of Erase and Write cycles. The longer the Erase and Write periods used, the greater the stressing of the Silicon Nitride dielectric which results in a reduction in the useful life of the part. Erase and Write times which are too short (less than the minimum specified) may cause incomplete or inadequate erasing or writing with a resultant reduction in memory retention.

(c) High temperature operation has the effect of reducing retention. This is readily understood since retention depends on rate of charge leakage from the Nitride which increases with temperature.

(d) Device fabrication variables also produce differences in memory thresholds and decay rates. ER1400s are 100% tested at zero time (i.e. within seconds of writing the part), stored for 24



hours and again 100% tested for memory retention before shipping. At the 24 hour point, minimum windows are tested for which will ensure extrapolation to greater than 10 years' retention given an empirically determined maximum decay rate.

### MEASUREMENT OF MEMORY THRESHOLDS

The principle of the measurement is to start with the internally measured  $V_M$  and vary it positively (for erased threshold) or negatively (for written threshold) while constantly reading one location of the memory. At some point, when the forced  $V_M$  is slightly more positive than the erased threshold or more negative than the written threshold, both an erased and a written bit will look alike (both will be detected as either a '1' or a '0') and erroneous data will be read.

It is suggested that the erased threshold be measured at a different location to that used for the written threshold. The reason for this is that reading the location repeatedly with a voltage more negative than the internally generated  $V_M$  is, in essence, a low energy Write which degrades the thresholds of erased bits in the same memory word. Alternatively, the same address may be used as long as the erased threshold is measured prior to the written. The measurement procedure then is as follows:

1. With the device powered up, first measure the internal reference voltage,  $V_M$  with a voltmeter. This is pin 14 on a 14 pin DIP and pin 2 on a TO-8 package. It's typical value is -9V relative to  $V_{SS}$  at  $V_{GG} = -35V$ .

2. Supply, via the I/O pin, the address of the location to be read as specified by Fig. 1 in the ER1400 data sheet.

3. The selected location is actually read by pulsing the C1 control input to logic '1', keeping C2 and C3 at logic '0' (Fig. 2 of data sheet). This applies the  $V_{\rm M}$  to the selected memory gates, thus detecting the data stored, and then latches the data into the output register.

4. Data is shifted out serially by pulsing C1 and C3 to a '1' (Fig. 3 of data sheet). Thus, a continuous Read + Shift Data Out cycle may be set up and the data train displayed on an oscilloscope. Alternatively, the Data Out may be stored externally and compared with expected data. If it is required to interrogate the complete memory, an extended cycle of "Shift Address In" - "Read" - Shift Data Out" may be set up, the address being incremented at the start of each cycle.

5. The next step is to vary the  $V_M$  voltage by applying an external voltage to the  $V_M$  pin. Starting at  $V_M$ , the voltage at the  $V_M$  pin is increased positively or negatively, depending on which threshold is to be measured, while continuously reading the memory. This will overcome the internally generated  $V_M$  and force the external voltage onto the gates of the memory transistors.

6. At some voltage, one or more of the data bits will flip into the opposite state (i.e. a '1' becomes a '0' or vice versa).

7. The voltage which causes first failure is the threshold of the memory device at that location and may be plotted as in Fig. 1.

8. Steps 2 through 7 are then repeated after storing the part for a convenient period. The thresholds may be measured at any number of points in time in order to accurately plot the threshold decay. Measurements taken less than 1 hour after writing may be subject to gross errors due to the fact that small errors in measurement time will extrapolate out to give large errors in retention time. Thus, convenient measurement times may be 1 and 10 hours after writing.

All measurements should be made at the same temperature.

Bulletin 1207C

### Microprocessor Interfaces To The ER1400 EAROM

Michael French

This application note describes microprocessor interfaces for the ER1400 word alterable non-volatile ROM. Increasingly, one-chip microprocessors or microcontrollers are being used in high volume people oriented systems. The ER1400 is a serial I/O memory which can reliably store occasionally updated data that must be retained when the power is turned off. The ER1400 I/O directly drives MOS/CMOS circuits and can be easily used with most of the popular microprocessors. This application note illustrates ER1400 interfaces to four widely used microprocessors, and shows a variety of interfacing techniques.

The new one-chip microprocessors fill a growing need for low cost microcontrolled systems. In many of these systems the need exists for storing data even when the power is turned off. Such applications include appliance timers, metering pumps, controllers, portable instruments, and data terminals. The data stored may represent cumulative totals, as in a metering system; hardware configuration information, as in a data terminal; or a users program in a hand-held calculator.

The ER1400 with its serial I/O is a natural way to provide this capability. Organized as 100 14-bit words, the ER1400 is an electrically erasable and reprogrammable non-volatile memory. Individual words may be erased and reprogrammed. Once programmed, or written, a word will retain its data for a minimum of ten years.

The ER1400 consists of a memory array, control circuitry, twenty-bit serial to parallel shift register for addressing, and a 14bit serial to parallel, parallel to serial shift register for data I/O. In the accept address mode, the address is shifted serially into the ER1400. The address consists of two consecutive one-of-ten codes controlling the "tens" digit and the "units" digit respectively. The Accept Address command may be followed by either Erase, Accept Data, Write (for reprogramming), or Read, and Shift Data Out (for reading).

What makes the ER1400 so ideal for use with the microcomputer is its serial address/data flow. This allows full access to its 1400 data bits with only 5 I/O ports of the microcomputer: one for clocking, three for control, and one for addressing and data flow. A 256×4 1K memory as an alternative would require 8 ports for addressing, four for data and two for control — 14 in all. In effect, the ER1400 can be used as a low-cost peripheral, rather than a buss-oriented memory.

Data is transferred to or from the ER1400 by first serially inputting two ten-bit address words and then serially shifting in or out the fourteen-bit data word. Control of these operations is done by three chip control lines and a 14kHz clock. It is essential that the clock is not interrupted between ACCEPT ADDRESS and SHIFT DATA OUT and between ACCEPT ADDRESS and ACCEPT DATA. Write and erase cycles require a 10 msec delay to guarantee data retention. The four ER1400 to microprocessor interfaces described below show the variety of ways the nonvolatile memory may be used.

The first example is the Rockwell single-chip microcomputer, the PPS 4/1. The PPS 4/1 uses a single +15 Volt power supply and is electrically compatible with the ER1400. Figure 1 shows the three ER1400 control lines connected directly to the channel B I/O lines. The fourth channel B output line triggers a 20 millisecond monostable which controls the ERASE/WRITE cycle delays. At the end of these cycles the microprocessor receives an interrupt and turns off the ER1400 cycle.

By using an external timer with an interrupt, the microprocessor is freed to perform other functions during the 20 millisecond delay time.

Timing for the PPS 4/1 is provided by internal clock circuitry operating at 112kHz. Dividing this frequency by 8 provides the 14kHz clock for the ER1400. The ER1400 is only clocked when the microprocessor outputs a control code on channel B. Stopping the 14kHz clock is not necessary, but may be done, after putting the device in standby. In this application, restarting the clock for each operation insures synchronization between the hardware generated clock and the transitions of the software created data and control lines. The bi-directional serial data line on the ER1400 is connected to one of the microprocessor's individual I/O control lines. In this example, external hardware, the CD4098B and CD4520B CMOS I.C.'s, provide the 14kHz clock and 20 msec delay timing. In other examples, these functions are handled by microprocessor software.

The next example shows the Intel 8048 Microcomputer with the ER1400 attached to the 8-bit I/O Port #1. As shown in Figure 2, the 14kHz clock comes from one bit of Port#1 and clock timing is

controlled by interrupts from external monostables with a 35.7 $\mu$ s period. Generating the clock signal by microprocessor software does reduce external hardware. Care must be taken to insure no loss of clock pulses if the microprocessor services higher priority interrupts. Level shifting between the five Volt microcomputer and the 15 Volt ER1400 is done by a seven transistor array (RCA CA3081 or equivalent). The 20 millisecond erase/write cycle time period is controlled by the internal timer in the 8048 microcomputer. Output data from the microcomputer comes from bit P/4, while input data goes to pin T<sub>0</sub>. P/4 is high when the processor is receiving data.

In the examples above, timing for the 14kHz clock and the 20 millisecond Erase/Write cycle was controlled by hardware. In the next example, (using the General Instrument PIC1650 microcontroller) all timing is controlled by software. The internal oscillator on the chip runs at 1MHz providing an instruction cycle time of 4 microseconds. Thus a programming loop of 18 instruction cycle times can be used to generate the 14kHz clock for the ER1400. The 20 millisecond delay can similarly be generated in software by loading a counter with a large number and decrementing it in a loop until the number becomes zero. An example of this software delay using the PIC1650 is included later in this application note.

Another feature of the PIC1650, and some N-channel microprocessors, is that the 5 Volt logic from the PIC1650 can directly drive the 10 Volt I/O for the ER1400 as shown in Figure 3. The outputs of the PIC1650 can be pulled more positive than the chip's power supply. High level outputs are pulled up, almost to the 10 Volt supply by the 15K resistors, while low levels are pulled to ground by the output transistors on the PIC1650. In Figure 3, bit A4 is high for data or address transfers to the ER1400, and low for data transfers to the PIC1650. Thus the 100K resistor provides a pull-up for data read cycles and adds very little current when the data out from the ER1400 is in a low state. The high impedance data output port from the ER1400 can source 200 microamps in a high state, but can only sink around 10 microamps in the output low state. Thus in Figures 2 and 4, it is necessary to disable pull-up resistors for data read cycles. Complete software subroutines for address formatting and for READ/WRITE are available. The combined routines use 86 instructions.

The final interface is between the ER1400 and the Motorola MC6800 Figure 4. This interface differs from the previous examples in two respects. First, a peripheral interface adaptor PIA is used. Second, the high voltage required for the ER1400 is strobed to conserve power. Both of these features are useful in many applications and could be employed with different microprocessors. The use of the PIA expands the microprocessor's I/O capability by providing additional data lines, and increases its effectiveness by providing I/O buffer latches. Thus the MC6800 can service the ER1400 and several other peripherals simultaneously. The use of power strobing greatly reduces the power requirements especially in battery powered equipment. In normal operation, the ER1400 dissipates 300 milliwatts. If the ER1400 stores data that is only accessed occasionally, significant amounts of power may be saved by strobing its power supply. In Figure 4, an unregulated switching power supply is driven by the same 14kHz clock used for the ER1400. The clock should be initiated 20 milliseconds before the first command is sent to the ER1400. The negative 23 Volts is created by using an audio frequency transformer with turns ratio of 1:2 with 12 Volts on the primary.

The four interface examples should illustrate the ease and variety of ways that the ER1400 electrically alterable ROM can be interfaced to microprocessors. In each application, the designer must make his own decisions about hardware or software for certain functions, like the 14kHz clock. Depending on the tradeoff, between hardware costs and software timing, each interface should be tailored to the application requirements.





### PIC 1650 SOFTWARE

To show the ease with which the interface lines for the ER1400 may be controlled by microprocessor software, part of the PIC 1650 program is shown below. The PIC 1650 is an 8-bit microcomputer with 512 words of program memory. The software routine in the following uses only 86 words for a complete PIC-ER1400 software interface.

SUBROUTINE TO WAIT 18.4MS WHILE CLOCKING EAROM SON ENTRY FILE COUNT ALWAYS AT ZERO SO IS USED AS FLAG JENTRY POINT IS AT WIBMS SON EXIT .14 IS LEFT IN W FPIC - ER1400 INTERFACE SUBROUTINE 1.23.45.67.78.90112.34.1115.67.78.90112.2224.2222.2222.223.33.33.33.33.33.33.34.42.3. 99. 100. HARDWARE AS IN APPLICATION NOTE 1207 103. 103. 104. 032 0645 WHID 105. 033 3036 106. 034 4016 107. 035 2436 109. 037 0177 W1805 109. 037 0177 W1805 109. 037 0177 W1805 110. 040 5042 111. 041 5032 112. 042 6001 WH2YET 113. 045 5045 115. 045 5037 WPAD 116. XORWE IOREG #INVERT CLOCK D/P FIC & ER1400 WITHIN SPEC FOR PIC FREQ 807-1000KHZ SUBROUTINE READ OR WRITE IS CALLED BY USERS PROG. FREAD 3.4MS WRITE 40MS (@ 1MHZ NOMINAL) BTFSC COUNT +0 FEXIT WITH .14 IN W RETLW BSF CLRF DECFSZ GOTO GOTO MOVLW XORWF GOTO GOTO COUNT .O TEMP ION ENTRY TO READ OR WRITE: ; FILE LOCATN - BITS 0-3 LOW ADDRESS OF ER1400 (BCD) ; BITS 4-7 HIGH ADDRESS OF ER1400 (BCD) ; FILE DATA1 - DATA REGS: 8 BITS TO/FROM EAROM ; FILE DATA2 - 6 BITS TO/FROM EAROM ; FILE DATA2 - (RITS 4-7 DON'T CARE ON ; FILE IOREG - I/O REGISTER: AT 377 TEMP WNZYET WMID 1 IOREG FINVERT CLOCK O/F WPAD W36US ; FILE IDRED - .... ; FILE LOCAN - UNCHANGED ; FILE LOCAN - UNCHANGED ; FILE A - CHANGED ; FILE A - CHANGED ; FILE DATA - CHANGED (BITS 0-7 HAVE DATA IF READ) ; FILE DATA - CHANGED (BITS 0-5 HAVE DATA IF READ ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHANGED (BITS 0-7 ARE AT LOGIC 0) ; FILE DATA - CHA 116. 117. 118. SUBROUTINE TO CREATE TEN BIT ADDRESSES FOR ER1400 3 AND AT END TO PREPARE TO GO STRAIGHT INTO ROUTINE 3 TO TRANSFER TEN BIT ADDRESS TO ER1400 117. 120. 121. 122. 123. 120. 046 1011 ADEAR MOUFW 122. 047 7017 LDADDC ANDLW 123. 050 0077 MOUWF 124. 051 6012 MOUWF 125. 052 0076 MOUWF 126. 053 6001 MOUWF 126. 053 6001 MOUWF 127. 054 0277 RDT3SR SUBWF 128. LOCATN FORT LOW NIBBLE OF ADDRESS 17 TEMP .10 INO OF LOOPS BEFORE ITHIS ADDRESS PART COMPLETE DECREMENT FOR ADDRESS FOLRS CARRY IF THIS PART OF ADDRESS # 5 UTILITY FILES ARE REQUIRED AND ARE CORRUPTED COUNT IDEFINE PIC-ER1400 INTERFACE TEMP HAS NOW REACHED ZERD #BIT 0: CLOCK & 15K TO +10V #BIT 1: C1 & 15K TO +10V #BIT 2: C2 & 15K TO +10V #BIT 3: C3 & 15K TO +10V TOREG FOU 5 RIE CONAD1 SHIFT THE 'SHIFT REGISTER' CONAD1 CONAD2 CONAD3 COUNT ROT3SR IOREG,4 OPADD IOREG,4 LOCATN,0 LOADDC CONAD1 RLF. RLF DECFSZ GOTO BTFSS 1.10 SHIFTS DONE YET? HOT YET YES, WAS THIS SECOND ADDRESS? YES, NOW OUTPUT CONVERTED ADDRESS HOL NOW CONVERT HIGH ADDRESS HEADY FOR HIGH NIBBLE OF ADDRESS GOD ON HIGH ADDRESS 10/P CONVERTED ADDRESSES 17/P CONVERTED ADDRESSES 13-REGISTER 'SHIFT REGISTER' #RIT 5: DATA I/O #RITS 6 & 7: UNUSED. CAN BE I/P # LSEWHERS SINCE SET TO LOGIC 1 ; AT END OF PIC-ERI400 ROUTIME. ; ROUTIME SETS THEM TO LOGIC 1 ; THE ERI400 USES 140/V-25V ; & THE PIC USES 150/VO [ERI400 ADDRESS TO BE USED i8 BITS DATA TO/FROM EAROM ;DATA1 & DATA2 HUST BE CONSECUTIVE ; DATA1 & DATA2 HUST BE CONSECUTIVE GOTO BCF SWAPF GOTO MOVLW CONAD1 ADDRESSES 140. 070 074 141. 070 074 142. 070 0076 143. 072 0076 144. 073 6363 144. 147. 148. 148. 148. 148. 155. 152. 153. 153. 155. 155. 155. 155. 155. 155. 155. 155. 155. 155. 155. 156. 157. 156. 157. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 158. 159. 150. 158. 159. 150. 159. 150. 157. 158. 159. 150. 150. 157. 158. 159. 150. 150. 157. 158. 159. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. 150. MOVLW .20 .20 COUNT \$SET FOR 10 BIT TRANSFER TO ER1400 B'11110011'FACCEPT ADDRESS CONTROL CODE ;DATA HIGH, CLOCK HIGH ;GO INTO I/O ROUTIME 'ERTRAN' LOCATN EQU MOVWF .9 DATA1 EQU DATA2 EQU .10 #DEFINE UTILITY REGISTERS SUBROUTINE TO TRANSFER DATA OR ADDRESS FTO DR FROM ER1400. AT ENTRY REGISTERS HAVE FTHE DATA, NUMBER DF ER1400 CLOCK CYCLES OR BITS, FAND ER1400 CONTROL CODE NEEDED. TEMP EQU COUNT EQU CONAD3 EQU CONAD2 EQU ;UTILITY ;UTILITY ;UTILITY:CONVERTED 10 BIT ;UTILITY:ADDRESSES FUNCTIDNING ;UTILITY:AD2RESSES FUNCTIDNING ;UTILITY:AS 24 BIT SHIFT REGISTER ;CONAD1/CONAD3 MUST BE CONSECUTIVE .31 .31 .30 .29 .28 .27 ; ON CALLING SUBROUTINE ERTRAN: ; FILE 4 - POINTS TO START OF INFORMATION FILES ; (CONADI IF ADDRESS, DATA1 IF DATA) ; FILE COUNT - NUMBER OF ER1400 CLOCK CYCLES OR BITS ;  $\omega$  - ER1400 CONTROL CODE CONAD1 EQU FREAD EAROM ENTRY POINT ADEAR ;ADDRESS ER1400. CDUNT LEFT AT 0 COUNT.0 ;SET COUNT TO 1 \$11111101':CONTROL CODE FOR READ ;DATA & LLOCK HIGH. ERTRAN ;READ TO DATA REG. COUNT LEFT AT 0 COUNT.4 ;SHIFT OUT 16 BITS (14 PLUS 2 TO ;HORMLISE DATA TO LOWER ;6 BITS OF DATA(2) ATA1 60. 61. 000 4446 READ 62. 001 2436 63. 002 6375 64. 65. 003 4474 66. 004 2636 67. CALL IOUTPUT STANDBY CONTROL WORD IOUTPUT B BITS BEFORE HOWING TO REXT INFO FILE SET CLOCK BIT (13.080KHZ 1:1 N/S) JOIRECTION CONTROL INPUT TO PIC FROM FRIADO HOUTPUT FROM FIC TO ERIADO HOUTPUT FROM FIC TO ERIADO HOUTPUT FROM FIC TO ERIADO HOUTPUT TO BE OUTPUT JEST INAT TO BE OUTPUT JCLR OUTPUT DATA BIT 160. 074 0045 ERTRAN MOUWF 161. 075 6010 MOULW 162. 076 0077 MOUWF 163. 077 2405 STLOOP BSF IOREG NOVLW +8 TEMP CALL 124.077 0346 STL00P 144.100 3465 145.101 5107 146.102 2445 SIVE 147.103 1440 148.104 3405 148.104 3405 149.106 25114 171.107 2445 RECEIV 172.110 2003 173.111 3245 174.112 2405 174.112 2405 174.112 3405 174.115 1377 178.114 51257 179.117 2577 180.120 124 174.124 IOREG,0 IOREG,2 BSF BTESC GOTO RECETV BSF RRF IOREG,5 DATA1 4 FPOINT TO DATA REGS B'11100101'/CON CODE FOR SHIFT DATA OUT ERTRAN /SHIFT DATA OUT. LEAVE 77 IN W DATA2 /ENSURE BIS 6-7 CLEAR B'1111111'/CONTROL CODE FOR STANDBY DATA1 SKPC BCF IOREG,5 GOTO NEXTI GOTO BSF CLRC BTFSC SETC RRF BCF DECERT FENSURE I/P NOT LATCHED AT 0 FINPUT TO PIC, RECEIVE DATA FTEST I/P 24US AFTER CLOCK HIGH IOREG,5 HATTH CLOCK BIT SET. IOREG,5 IOREG FOUTPUT CONTROL CODE FROTATE CARRY INTO INFO FILE CLR CLOCK BIT FDONE 8 BITS YET? O IDREG,O TEMP STPAD TEMP,3 DECFSZ 79. FREWRITE EARD 81. 115 4446 WRITE CALL 83. 016 4373 HOVWE 84. 020 4436 KITE CALL 85. 017 0045 HOVWE 86. 020 4436 CALL 87. 021 0076 HOVWE 89. 022 6076 HOVWE 91. 022 6371 HOVWE 91. 022 6371 KOVWE 92. 025 4474 CALL 93. 026 5371 HOVWE 94. 027 0045 HOVWE 95. 030 4436 CALL 96. 031 5012 GOTD 98. REWRITE EAROM ENTRY POINT >NO >SETS TO .8 SINCE TEMP ZERO >INCREMENT FSR TO NEXT INFO FILE >DONE ALL EAROM CYCLES? 6010 BSF INCF ADEAR #ADDRESS THE ER1400 B'11111011'FCON CODE FOR ERASE #DATA & CLOCK HIGH 180. 120 1244 180, 120 1244 181, 121 1376 FINL? 182, 122 5077 183, 123 2405 COUNT DECFSZ GOTO STLOOP \$ND IOREG FNU FSET CLOCK AT END FEND OF SUBROUTINE, 77 LEFT IN W IOREG + 0 **BSF** #18MS FOR ERASE THEN PUT .14 TO W #SHIFT IN 14 BITS W18MS COUNT DATA1 184, 124 4077 RETLU 185, 125 5121 STPAD FINL? GOTO 1 PAD 186. 4 ;POINT TO DATA REGS B'11110001';CON CODE FOR ACCEPT DATA ;DATA & CLOCK HIGH ERTRAN B'11111001';CON CODE FOR WRITE IOREG ;DATA & CLOCK HIGH JDATA & CLOCK HIGH H18MS 100 TO STANDBY & RETURN FYFAR

44.

45. 46. 47. 48. 49. 50. 51. 52.

53. 54. 55.

67

80.

Bulletin 1209B

### EAROMs Replace Mechanical Switches

Michael French

The ER1400 EAROM is being used by CRT terminal makers to replace DIP switches and provide new features. It offers the OEM manufacturer lower cost, reduced parts count and improved reliability, plus the feature of field programming of hardware options. Now an operator can reconfigure the terminal or test system from the front panel, instead of needing a serviceman to open the unit. The ER2055 and ER1400 are respectively 8-bit parallel or 1-bit serial access EAROMs that offer the user a choice of system configurations. CRT Terminals, especially "intelligent" terminals, need to store programming or configuration information. Seldom changed, non-volatile information is stored in DIP Switches, UV Proms, RAMs with battery backup and now in EAROMs. To compare EAROMs with other devices, first ask:

- How much data needs to be stored? How many bits? How many DIP switch positions?
- How much does the complete storage function cost? How much does the interface between the DIP switch or RAM and the System cost?
- Would letting the CRT terminal user alter the system configuration or options from the keyboard be an attractive sales feature? Would money be saved by elminating field service calls to reconfigure equipment?
- How would one EAROM replace six DIP switches? Figure 1 shows a typical example comparing the interfaces for the ER2055 and DIP switches to a microprocessor. The four DIP switches hold 32 bits and can be expanded to hold more data by adding more switches and buffers. The ER2055 EAROM ties directly onto an 8 bit bus and provides 512 bits.

Here is an explanation and block diagram showing how the ER1400 or ER2055 can be effectively used in intelligent CRT terminals, and other EDP peripherals or test systems. The recently introduced ER2055 is a 64 word 8-bit parallel I/O EAROM. The ER1400 has the simplicity of 1-bit serial access for both data I/O and addresses. (See Application Note #1207 for microprocessor examples.) The ER2055 has an 8-bit tri-state data bus and 64 words. The ER1400 EAROM holds 100 serial 14-bit words of non-volatile memory. The ER1400 in the 14 pin DIP package, is economical enough for use in systems that only read 8 or 12-bit words. Both EAROMs hold variables that are very seldom changed, such as:

- 1. Configuration data, which options chosen;
- System data such as polling or interrupt addresses for addressing a terminal within a large EDP system;
- Application data such as field control for data input applications. In these applications the EAROMs hold data, controlling the data type and size of data input fields.

In all of these applications the EAROM is competing against DIP switches, UV Proms, or RAM with battery backup. The specific advantages of EAROM against these parts are explained below:

### 1. EAROM vs. DIP switches.

The advantages are both purchase price and total system cost. DIP switches cost about \$2.25 each in volume for eight single pole switches. An "intelligent" CRT terminal requires 6-12 of these packages. One EAROM costs under \$4.00 in volume (either ER1400 or ER2055), and the EAROM holds 1400 or 512 bits of data. In addition, the individual DIP switches require much more PC board space and interface circuits, compared to an EAROM which directly interfaces to a microprocessor.

### 2. EAROM vs. EPROM.

EPROMs are reasonably priced, high density and high speed. Their disadvantage for this application is that they must be removed from the circuit for reprogramming, whereas the EAROM can be reprogrammed, either entirely or a few words, in the circuit.

### 3. EAROM vs. RAM + battery.

Here the key point is reliability. Batteries do fail, prolonged shelf life lowers their charge. All batteries, except expensive lithium units, only work over limited temperature ranges. The EAROM can operate over the full military temperature range. In addition, the real system cost of RAM plus battery, plus charging circuit is more than the cost of the EAROM.

In summary, the EAROM provides high density, reliability and low cost. The ER1400 serial EAROM is being successfully used in CRT Terminals for exactly these reasons. The 100 14-bit words are economical and easy to serially access. For newer designs, the customer now has a choice of the 8-bit parallel device, the ER2055. This 8-bit by 64 word non-volatile memory directly interfaces to popular microprocessors with 8-bit words. A quick comparison of the two memories is listed below:

| Part   | Package       | Capacity | I/O               | Word<br>Read<br>Time | I/O<br>Voltages            |
|--------|---------------|----------|-------------------|----------------------|----------------------------|
| ER1400 | 14 pin<br>DIP | 100 x 14 | 1-bit<br>Serial   | 2.5<br>msec          | 8-15 Volt<br>Logic         |
| ER2055 | 22 pin<br>DIP | 64 x 8   | 8-bit<br>parallel | 2 <i>µ</i> sec       | TTL<br>Compatible<br>Logic |

Both EAROMs can be reprogrammed up to  $10^5$  times per word. Their data retention times are greater than 10 years for up to  $10^3$ Erase/Write operations per word. They can be read up to  $10^{11}$ times per word before needing rewriting of that word.

Because of the great differences in total time to read a word, the ER1400 is generally read into a buffer RAM for high speed access, while the ER2055 is tied directly to a microprocessor.

### BLOCK DIAGRAM OF EAROM APPLICATION IN CRT TERMINALS

#### A. ER1400 SERIAL DATA I/O USING RAM



- 1. ER1400 Read during power on sequence. Data stored in RAM for fast READ access
- 2. Control I/O + level shifting circuits handle clock generation and data transfer.

### B. ER2055 8-BIT PARALLEL DATA I/O



- 1. ER2055 can be READ at power start up or during system operation (2 microsecond Read access time).
- 2. 8-bit parallel tristate data I/O bus to EAROM may be data bus for other devices.
- 3. Control and strobe lines from microprocessor, 5 Volt logic.



### A. MICROPROCESSOR TO DIP SWITCH INTERFACE:

### ER2055 Benchtop Programmer

Joseph J. Spadaro Steven J. Glica

This circuit fills the need for a manual benchtop programmer. It will enable the user to become familiar with the operation of the ER2055 prior to designing it into a prototype circuit. The TL control circuit is low cost and allows the user to erase, write, and read any desired data pattern. The ER2055 is a fully decoded, word alterable, non-volatile memory device. It is organized in a 64 x 8 configuration.

### THEORY OF OPERATION

The circuit described in this note is designed to erase or write one or all 64 bytes of memory by depressing the START button. See Figure 1. The data word  $D_0$  to  $D_7$  is presented to the ER2055 via the eight switches SD<sub>0</sub> to SD<sub>7</sub>. Memory address and EAROM operating mode are then selected and the START button is depressed. The binary counters IC-11, 12 address each memory location and allow either sequential addressing through all 64 memory locations or individual memory word addressing. The circuit's master timing is selected via the logic configuration of IC-1 and the switch setting of C-1. The 2MHz external clock signal is applied when C-1="1", otherwise, the on-board 100Hz clock is used. These signals represent the MASTER CLOCK pulses which are applied to the 74193 binary counter, IC-9 through the gating of IC-2. The counter drives a 4 to 16 decoder, IC-10 which decodes four binary inputs into one of sixteen mutually exclusive outputs, to to t15. These inputs provide the timing basis for an easy and trouble-free method of generating the necessary timing signals for the ER2055.

The pulse from  $t_0$  of IC-10 is used to load the address selected from switches SA<sub>0</sub> to SA<sub>5</sub>. When the "ADDRESS MODE" switch is in the "LOAD 64" position, the load pulse is blocked by IC-5 and the pulse from  $t_2$  is allowed to increment the address counters.

Chip select signals CS<sub>1</sub> and CS<sub>2</sub> are generated next. IC-17B is preset by the pulse from t<sub>4</sub> and cleared by the pulse from t<sub>15</sub>. When CS<sub>1</sub> is held low, all inputs to the device are tri-stated, and thus enabling and disabling the CS<sub>1</sub> input during each tester cycle ensures that the ER2055 is in a particular mode only for a specified length of time.

The CLK pulse is required only during the read mode and is generated by IC-17A which is preset by  $t_5$  and cleared by  $t_9$ . Following a clock pulse, the data on output lines  $D_0$ - $D_7$  becomes valid for 1 msec and therefore must be latched. This is accomplished by flip flops IC-13-16 which are clocked by the pulse from  $t_{14}$ .

With the "ADDRESS MODE" switch in the "1" position, the pulse generated by  $t_{15}$  is used to reset the circuit; if in the "64" position, the reset pulse is generated by gating the address counter outputs  $A_0$  and  $A_6$ .

### **OPERATING PROCEDURE**

To exercise the EAROM in each of its three modes of operation, proceed as follows:

### **Erase Mode**

See Figure 2. Before writing new data into an 8 bit memory location, an ERASE cycle is required, which preconditions each memory cell within the selected location. When an ERASE cycle is desired, set the mode switches C1=0 and C2=1. The address mode switch must also be set to either '1' or '64'. When set to the '1' position, the particular memory location to be addressed is represented by switches SA<sub>0</sub> thru SA<sub>5</sub>. The settings of the DATA SELECT and DATA WORD switches (SD<sub>0</sub>-SD<sub>7</sub>) are not critical due to the fact that data is neither being written into, nor read out of the ER2055.

### Write Mode

See Figure 3. When a WRITE cycle is desired, set the mode switches C1=0 and C2=1. Again, the address mode switch must also be set to either '1' or '64'. The DATA SELECT switch should be set at 'IN' in order that the DATA WORD, which is set through switches SD<sub>0</sub>-SD<sub>7</sub>, can be written into the ER2055.

### **Read Mode**

See Figure 4. When a READ cycle is desired, set the mode switches C1=1 and C2=0. The address mode switch must be set to '1' in order that a particular memory location can be read. The DATA SELECT switch should be set to the 'OUT' position so that the data appearing on I/O pins (D<sub>0</sub>-D<sub>7</sub>) can be latched. Since a READ cycle is being performed, the position of the DATA WORD switches (SD<sub>0</sub>-SD<sub>7</sub>) is not critical.

| PARTS LIST   |             |  |
|--------------|-------------|--|
| Part Number  | Description |  |
| IC 1-5       | 7400        |  |
| IC 6, 7      | 7414        |  |
| IC 8         | 74LS240     |  |
| IC 9, 11, 12 | 74LS193     |  |
| IC 10        | 74154       |  |
| IC 13-17     | 7474        |  |
| IC 18        | 555         |  |









.

-

## Measuring Data Retention of the ER0082

Emyr Edwards

The length of time that data may be retained in a non-volatile memory is a crucial parameter to the system designer. Many of General Instrument's EAROM devices incorporate circuitry which enables this parameter to be measured. The method for doing this for the ER0082 is described in this application note.

---
### INTRODUCTION

General Instrument Electrically Alterable Read Only Memories (EAROMs) are based on the P-Channel Metal Nitride Oxide Semiconductor (MNOS) transistor. Charge injected from the silicon substrate by the application of a tunnelling voltage of approximately 30V to the gate is trapped and stored in the Nitride/Oxide interface. A detailed description and explanation of MNOS transistor action appears in another Application Note, Bulletin No. 1201A. Stored positive charge has the effect of making the transistor threshold more negative giving rise to the state known as the WRITTEN state. Conversely, stored negative charge causes a positive shift in threshold, placing the device in the ERASED state.

In much the same way as leakage of charge from a capacitor, the stored charge in a MNOS device decays linearly as a function of log (Time) as shown in the typical Data Retention (Volatility) curves of Fig. 1.  $V_{\rm M}$  is an internally generated reference voltage set at a point between the two thresholds. This  $V_{\rm M}$ , when applied to a MNOS gate, is sufficiently negative to overcome an erased threshold causing flow of current between Drain and Source of an erased transistor, but is more positive than the written threshold so that no conduction occurs in a written transistor. In the ER0082, a written location corresponds to a data logic '0' at the Input/Output port.

At some point in time the written and/or erased windows (defined as the difference between the written or erased threshold and  $V_M$ -see Fig. 1) will collapse to a level which is no longer detectable by the on-chip sensing circuitry and erroneous data will appear at the Data Output.

A number of factors affect the initial thresholds and the decay rates of memory transistors:

(a) Number of Erase and Write cycles per address location.

(b) Duration of Erase and Write cycles. The longer the Erase and Write periods used, the greater the stressing of the Silicon Nitride dielectric which results in a reduction in the useful life of the part. Erase and Write times which are too short (less than the minimum specified) may cause incomplete or inadequate erasing or writing with a resultant reduction in memory retention.

(c) High temperature operation has the effect of reducing retention. This is readily understood since retention depends on rate of charge leakage from the Nitride which increases with temperature.
(d) Device fabrication variables also produce differences in memory thresholds and decay rates. ER0082s are 100% tested at zero time (i.e. within seconds of writing the part), stored for 24

|          |         |            |          |                  | SECONDS   |            |            |         |      |               |
|----------|---------|------------|----------|------------------|-----------|------------|------------|---------|------|---------------|
|          | 1 1     | ) 10       | 10 10    | у <sup>3</sup> . | 10*       | 103        | 106        | 10      | 10*  | 109           |
|          |         |            |          |                  |           |            | T          | _       |      |               |
|          |         |            |          |                  |           |            | -          | -       |      |               |
| 6        |         |            |          |                  | 1         |            | 1          |         |      |               |
|          |         | . 1 AI     | BITS LOC | D VU IS IN       | THIS REG  | ION<br>C 1 |            |         |      |               |
| 5        |         |            | -        |                  |           | <u> </u>   |            |         | +    |               |
| 4        | -       |            | _        | WRITTE           | h         |            |            |         | -    |               |
|          |         |            |          |                  | THRESH    | LD DE      |            |         |      |               |
| 3        | WF      | RITTEN     |          |                  |           | DECA       | Y 105 V DI |         |      |               |
| 2        | Wi      | NDOW       |          |                  |           |            | 1          | C MAXI- |      | $\rightarrow$ |
|          |         |            |          |                  |           |            | 1          |         |      | -             |
| INTERNAL |         |            |          |                  |           |            | 1          |         |      |               |
| Vw       | 60400   |            |          |                  | +         | <u> </u>   | +          | +       |      | -             |
| - 1      | WINDOW  | 1 <u> </u> |          |                  |           | D DECAN    | O I V DE   |         |      |               |
|          |         |            |          | ERASED           | THRESHO   | L          | 1          | 1       | ł    | - 1           |
| -2       |         | WH         | EN FORCE | DV_ISIN          | THIS REGI | ON         | 1          |         |      | _             |
| -3       |         | 1 100      | 5113 200 | C WARTER         |           | +          |            | -+      | -+   | _             |
|          |         |            |          |                  |           |            |            |         |      |               |
|          |         |            |          | +                | 4         |            |            | +       |      |               |
|          | TIME    |            |          | 1 88             | 10 HRS 2  | 4 HRS      |            | 1 1     | R 10 | YRS           |
|          | WRITING |            |          |                  | Fig. 1    |            |            |         |      |               |

hours and again 100% tested for memory retention before shipping. At the 24 hour point, minimum windows are tested for which will ensure extrapolation to greater than 10 years' retention given an empirically determined maximum decay rate.

### **MEASUREMENT OF MEMORY THRESHOLDS**

The principle of the measurement is to start with the internally measured  $V_M$  and vary it positively (for erased threshold) or negatively (for written threshold) while constantly reading one location of the memory. At some point, when the forced  $V_M$  is slightly more positive than the erased threshold or more negative than the written threshold, both an erased and a written bit will look alike (both will be detected as either a '1' or a '0') and erroneous data will be read.

The measurement procedure then is as follows:

1. With the device powered up, first measure the internal reference voltage, V<sub>M</sub>. This is pin 12, marked TEST and its value will be typically –8.5V relative to V<sub>SS</sub> under nominal voltage conditions.

2. Set up the memory address to be measured.

3. Make the Set 1 and Set 0 lines high, as described in the timing diagrams for a Read operation, and continuously pulse the  $\overline{CS}$  line, i.e., put the chip into a continuous Read mode. Note that the minimum Read cycle time is 130 $\mu$ s, so that the  $\overline{CS}$  input frequency should be adjusted accordingly. Monitor the Data Out pin (pin 13) constantly.

4. The next step is to vary the V<sub>M</sub> voltage by applying an external voltage to the V<sub>M</sub> pin. Starting at V<sub>M</sub>, the voltage at the V<sub>M</sub> pin is increased positively or negatively, depending on which threshold is to be measured, while continuously reading the memory. This will overcome the internally generated V<sub>M</sub> and force the external voltage onto the gates of the memory transistors.

5. At some voltage, one or more of the data bits will flip into the opposite state (i.e. a '1' becomes a '0' or vice versa).

6. The voltage which causes first failure is the threshold of the memory device at that location and may be plotted as in Fig. 1.

7. Steps 2 through 6 are then repeated after storing the part for a convenient period. The thresholds may be measured at any number of points in time in order to accurately plot the threshold decay. Measurements taken less than 1 hour after writing may be subject to gross errors due to the fact that small errors in measurement time will extrapolate out to give large errors in retention time. Thus, convenient measurement times may be 1 and 10 hours after writing.

All measurements should be made at the same temperature.

Bulletin 1224

## The ER5901: Designer's Choice for Low Cost Small Memory Applications

Joseph J. Spadaro

Would a few bytes of non-volatile memory enhance your product? The selfprograming ER5901 will store up to 128 bytes, requires no special interfacing circuitry or power supplies and, best of all, is cheaper to use than the devices it replaces. In recent years, a number of new uses have arisen for EEPROMs with bit densities of less than 1024 bits. Some of these new applications are:

- 1. Channel selection in cable TV tuners.
- 2. Settings for microwave ovens.
- 3. Storage of instrument calibration constants.
- 4. Intelligent controllers.
- Look-up table storage in frequently updated point-of-sale terminals (such as gasoline pumps).
- 6. Home appliances with programable cycles (such as washing machines).
- 7. Electronic security systems.
- 8." Automobile odometers.
- 9. DIP switch replacement in terminals.

System designers have placed ease of use and low cost at the forefront of their non-volatile memory requirements. Consequently, "smart" memories will occupy the greatest number of sockets in new designs. To be classified as a "smart" memory a EEPROM must:

- 1. Operate from a single +5V power supply in all modes.
- 2. Have on-chip latches to capture the addresses and data.
- 3. Have a self-timed automatic erase/write cycle on-chip.

The General Instrument ER5901 contains all three features, and operates from either separate or multiplexed address and data lines.

### **ER5901 VS DIP SWITCHES**

Let's look at one particular application—DIP switch replacement in CRT terminals—to highlight the advantages of using the ER5901.

To the delight of terminal manufacturers, the number of CRT terminals in homes, businesses, offices, airports, etc. is increasing around the world. Worldwide usage, however, places special demands on the CRT controllers which are called upon to accommodate a wide variety of languages, processing speeds and transmission protocols. Therefore, configuration of the terminal attributes must be made flexible, that is, programable, to satisfy the needs of each individual user. The most prevalent solution to this problem has been to incorporate one or more DIP switches within each CRT terminal. Typically, the switches are located just below a small, removable access panel on the terminal console. Field service personnel can then remove the panel and reconfigure the terminal attributes by changing the settings of the DIP switches. The major disadvantage of this scheme is the high cost of OEM field service calls-at least \$100 an hour. Now let's compare the cost of using DIP switches with the cost of using one ER5901.

### **TYPICAL DIP SWITCH INTERFACE**

Figure 1 shows the requirements for interfacing one or more 8 pole, double throw DIP switch packages with the popular 8085 microprocessor. An octal buffer (74LS240) and 8 resistors are required for any quantity of switches tied together in the same system. Each DIP switch pack is selected by a logic 0 on the decoder output. Closed switches are read as a logic 0 and open switches are read as a logic 1 due to the pull-up resistors. When more than one DIP switch pack is used, the unselected switch packs are isolated by diodes.

In the following analyses, N will be used to represent the number of DIP switch packs per system.



### HOW MUCH DOES IT COST?

The cost of using any component in a system includes the purchase price of the component itself as well as the cost of assembling each component into the system. The assembly costs listed include incoming inspection, handling, inventory, board real estate and insertion. Component costs quoted are based on 10,000 piece prices.

The system costs are calculated as follows:

| Device            | Qty. | Component<br>Cost (\$) | Assembly<br>Cost (\$) |
|-------------------|------|------------------------|-----------------------|
| Dip Switch        | 1    | 1.00                   | 1.00                  |
| Resistor Array    | 1    | .32                    | 1.00                  |
| Buffer (74LS240)  | 1    | .50                    | 1.00                  |
| Decoder (74LS138) | 1    | .60                    | 1.00                  |
| Subtotal          |      | \$2.42                 | \$4.00                |

Total Cost = Equipment Cost + Assembly Cost = \$6.42

Conclusion: The cost of interfacing one DIP switch to an 8085 microprocessor is \$6.42. The cost per switch is \$6.42 divided by 8 =\$0.80.

### HOW MUCH DOES IT REALLY COST?

When more than one DIP switch pack is used, only one 8-resistor array and one 74LS240 buffer are needed; that is to say their cost is non-recurring. Recurring costs are associated with the additional DIP switch packs and diode arrays.

The cost of a system using more than one DIP switch pack is calculated as follows:

Recurring Costs + Non-Recurring Costs = TOTAL COST (\$3.65) N + \$4.42 = TOTAL COST

| Device                             | Qty. | Component<br>Cost (\$) | Assembly<br>Cost (\$) | Recurring<br>Costs (\$) | Non-Recurring<br>Costs (\$) |
|------------------------------------|------|------------------------|-----------------------|-------------------------|-----------------------------|
| 8 Pole DIP Switch Pack (Recurring) | 1    | 1.00 -                 | + 1.00 =              | = 2.00                  | -                           |
| Diode Array (Recurring)            | 1    | .65                    | 1.00                  | 1.65                    | - 1                         |
| Decoder (Non-Recurring)            | 1    | .60                    | 1.00                  |                         | 1.60                        |
| Resistor Array (Non-Recurring)     | 1    | .32                    | 1.00                  |                         | 1.32                        |
| Buffer (Non-Recurring)             | 1    | .50                    | 1.00                  |                         | 1.50                        |
| Subtotals:                         |      |                        |                       | \$3.65                  | \$4.42                      |

| Device | Qty. | Component<br>Cost (\$) | Assembly<br>Cost (\$) | Equipment &<br>Assembly (\$) |
|--------|------|------------------------|-----------------------|------------------------------|
| ER5901 | 1    | 4.94                   | 1.00                  | 5.94                         |
| 7400   | 1    | .15                    | 1.00                  | <u>1.15</u><br>7.09          |

| N | Total Cost (\$) | Cost Per Bit (\$) |  |  |
|---|-----------------|-------------------|--|--|
| 1 | 7.09            | .007              |  |  |
| 2 | 7.09            | .007              |  |  |
| 3 | 7.09            | .007              |  |  |
| 4 | 7.09            | .007              |  |  |
| 5 | 7.09            | .007              |  |  |
| 6 | 7.09            | .007              |  |  |
| 7 | 7.09            | .007              |  |  |
| 8 | 7.09            | .007              |  |  |

Conclusion: The cost of replacing up to eight DIP switch packs with one ER5901 is \$7.09; the cost per bit is \$7.09 divided by 1024 = \$0.007.

### THE BOTTOM LINE

The following table highlights the system cost savings that result from using the ER5901:

| Total (\$)         Cost Per Switch (\$)         Total (\$)         Cost Per           1         6.42         .80         7.09         .00           2         11.72         .73         7.09         .00           3         15.37         .64         7.09         .00           4         19.02         .59         7.09         .00           5         22.67         .57         7.09         .00           6         26.32         .55         7.09         .00           7         29.97         .54         7.09         .00           8         33.62         .53         7.09         .00 | Ν |            | DIP Switch           | ER5901     |                   |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|----------------------|------------|-------------------|--|
| 1         6.42         .80         7.09         .00           2         11.72         .73         7.09         .00           3         15.37         .64         7.09         .00           4         19.02         .59         7.09         .00           5         22.67         .57         7.09         .00           6         26.32         .55         7.09         .00           7         29.97         .54         7.09         .00           8         33.62         .53         7.09         .00                                                                                       |   | Total (\$) | Cost Per Switch (\$) | Total (\$) | Cost Per Bit (\$) |  |
| 2         11.72         .73         7.09         .00           3         15.37         .64         7.09         .00           4         19.02         .59         7.09         .00           5         22.67         .57         7.09         .00           6         26.32         .55         7.09         .00           7         29.97         .54         7.09         .00           8         33.62         .53         7.09         .00                                                                                                                                                     | 1 | 6.42       | .80                  | 7.09       | .007              |  |
| 3         15.37         .64         7.09         .00           4         19.02         .59         7.09         .00           5         22.67         .57         7.09         .00           6         26.32         .55         7.09         .00           7         29.97         .54         7.09         .00           8         33.62         .53         7.09         .00                                                                                                                                                                                                                    | 2 | 11.72      | .73                  | 7.09       | .007              |  |
| 4         19.02         .59         7.09         .00           5         22.67         .57         7.09         .00           6         26.32         .55         7.09         .00           7         29.97         .54         7.09         .00           8         33.62         .53         7.09         .00                                                                                                                                                                                                                                                                                   | 3 | 15.37      | .64                  | 7.09       | .007              |  |
| 5         22.67         .57         7.09         .00           6         26.32         .55         7.09         .00           7         29.97         .54         7.09         .00           8         33.62         .53         7.09         .00                                                                                                                                                                                                                                                                                                                                                  | 4 | 19.02      | .59                  | 7.09       | .007              |  |
| 6         26.32         .55         7.09         .00           7         29.97         .54         7.09         .00           8         33.62         53         7.09         .00                                                                                                                                                                                                                                                                                                                                                                                                                  | 5 | 22.67      | .57                  | 7.09       | .007              |  |
| 7 29.97 .54 7.09 .00<br>8 33.62 53 7.09 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 6 | 26.32      | .55                  | 7.09       | .007              |  |
| 8 33.62 53 7.09 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7 | 29.97      | .54                  | 7.09       | .007              |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8 | 33.62      | .53                  | 7.09       | .007              |  |

As shown above, the ER5901 is almost five times more effective than eight DIP switch packages. Even at one DIP switch pack the increased flexibility of the ER5901 and its low cost makes it a cost effective alternative. Additionally, customers using the ER5901 will benefit from:

- 1. A simplified microprocessor interface
- 2. Increased system flexibility and memory capacity
- 3. Keyboard and remote programing
- 4. Downline loading of CRT configuration data
- 5. Elimination of DIP switch access panels and field service reprograming costs
- 6. Denser board designs
- 7. Improved reliability

The General Instrument ER5901 is indeed a "smart" memory.





# GENERAL INSTRUMENT

. **Microelectronics Division/General Instrument Corporation** WORLDWIDE SALES OFFICES

### NORTH AMERICA UNITED STATES: **MICROELECTRONICS DIVISION**

NORTHEAST-600 West John Street Hicksville, New York 11802 Tel: 516-733-3107, TWX: 510-221-1866

20th Century Plaza Daniel Webster Highway Merrimack, New Hampshire 03054 Tel: 603-424-3303, TWX: 710-366-0676 858 Welsh Road

Maple Glen, Pennsylvania 19002 Tel: 215-643-5326

SOUTHEAST-7901 4th Street. N., Suite 208 St. Petersburg, Florida 33702 Tel: 813-577-4024, TWX: 810-863-0398

1616 Forest Drive Annapolis, Maryland 21403 Tel: 301-269-6250, TWX: 710-867-8566 4921C Professional Court

Raleigh, North Carolina 27609 Tel: 919-876-7380

SOUTH CENTRAL-5520 LBJ Frwy., Suite 330 Dallas, Texas 75240 Tel: 214-934-1654, TWX: 910-860-9259

CENTRAL-4524 S. Michigan Street South Bend, Indiana 46614 Tel: 219-291-0585, TWX: 810-299-2518 5820 West 85th Street, Suite 102 Indianapolis, Indiana 46278 Tel: 317-872-7740, TWX: 810-341-3145 2355 S. Arlington Hts. Road, Suite 408 Arlington Heights, Illinois 60005 Tel: 312-981-0040, TWX: 910-687-0254

32969 Hamilton Court, Suite 210 Farmington Hills, Michigan 48018 Tel: 313-391-4070

SOUTHWEST-201 Standard Street El Segundo, California 90245 Tel: 213-322-7745, TWX: 910-348-6296

NORTHWEST-3080 Olcott Street, Suite 230C Santa Clara, California 95051 Tel: 408-496-0844, TWX: 910-379-0010

EUROPE

**EUROPEAN SALES HEADQUARTERS:** GENERAL INSTRUMENT MICROELECTRONICS LTD. Times House, Ruislip, Middlesex, HA4 8LE Tel: (08956), 35700, Telex: 23272

NORTHERN EUROPEAN SALES OFFICE: Times House, Ruislip, Middlesex, HA4 8LE Tel: (08956), 35700, Telex: 23272

Sandhamnsgatan 67

S-115 28, Stockholm Tel: (08) 67 99 25, Telex: 17779

### SOUTHERN EUROPEAN SALES OFFICE: 5-7 Rue De L'Amiral Courbet

94160 Saint Mande, Paris Tel: (1) 365 72 50, Telex: 213073 Piazza Novelli, 8 20129 Milano Tel: (02) 720914, Telex: 843-320348

### CENTRAL EUROPEAN SALES OFFICE:

**GENERAL INSTRUMENT DEUTSCHLAND GmbH** Nordendstrasse 3, 8000 Munchen 40 Tel: (089)27 24 049, Telex: 528054 6070 Langen Bei Frankfurt A Main Wilhelm-Leuschner Platz 8, Postf. 1167 Tel: (6103) 23 051, Telex: 415000

### ASIA

HONG KONG: GENERAL INSTRUMENT HONG KONG LTD. 139 Connaught Road Central, 3/F, San-Toi Building Tel: (5) 434360, Telex: 84606 JAPAN:

GENERAL INSTRUMENT INTERNATIONAL CORP. Fukide Bldg. 8th Floor, 1-13 Toranomon 4-Chome Minato-ku, Tokyo 105 Tel: (03) 437-0281, Telex: 2423413 TAIWAN: GENERAL INSTRUMENT MICROELECTRONICS TAIWAN 77 Pao Chiao Road, Hsin Tien Taipei, Taiwan

Tel: (02) 914-6234, Telex: 785-3111

### MANUFACTURING FACILITIES

U.S.A.-Hicksville, New York • Chandler, Arizona • EUROPE-Glenrothes, Scotland • ASIA-Kaohsiung, Taiwan

### **APPLICATIONS CENTERS**

U.S.A.-Hicksville, New York • Chandler, Arizona • Los Angeles, California EUROPE-Glenrothes, Scotland • London, England • Paris, France • Munich, Germany ASIA-Kaohsiung, Taiwan • Tokyo, Japan • Hong Kong



<sup>©</sup> 1982 GENERAL INSTRUMENT CORPORATION Printed in U.S.A. ■ 10827.5